A methodology of VLSI layout described by several authors first determines the relative positions of indivisible pieces, called cells, on the chip. Various optimizations are then performed on this initial layout to minimize some cost measure such as chip area or perimeter. If each cell is a rectangle with given dimensions, one optimization problem is to choose orientations of all the cells to minimize the cost measure. A polynomial time algorithm is given for this optimization problem for layouts of a special type called slicings. However, orientation optimization for more general layouts is shown to be NP-complete (in the strong sense)
[[abstract]]An optimal algorithm for the VLSI floorplan area optimization problem is presented. The ...
We present a novel technique CLIP for optimizing the width and height of CMOS cell layouts in the tw...
With the growing complexity and size of integrated circuits, automatic techniques for generating the...
A methodology of VLSI layout described by several authors first determines the relative positions of...
The first stage in hierarchical approaches to floorplan design determines certain topological relati...
The building blocks in a given floor-plan may have several possible physical implementations yie1din...
162 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1987.The thesis addresses the algo...
129 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1987.In this thesis, a systematic ...
As VLSI circuits become larger and more complex, the need to improve design automation tools becomes...
International audienceAnalog Intellectual Property Cores design is still under study [1, 2]. The pre...
Finding the optimal position for the individual cells (also called functional modules) on the chip s...
A new approach to the VLSI layout problem is proposed that produces a structured floor plan for an a...
This paper defines a new sliced layout architecture for compilation of arbitrary schematics (netlist...
The problem of automatic layout synthesis is addressed. Given a description of the cell circuit to b...
In analog layout design, chip floorplans are usually still handcrafted by human experts. Particularl...
[[abstract]]An optimal algorithm for the VLSI floorplan area optimization problem is presented. The ...
We present a novel technique CLIP for optimizing the width and height of CMOS cell layouts in the tw...
With the growing complexity and size of integrated circuits, automatic techniques for generating the...
A methodology of VLSI layout described by several authors first determines the relative positions of...
The first stage in hierarchical approaches to floorplan design determines certain topological relati...
The building blocks in a given floor-plan may have several possible physical implementations yie1din...
162 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1987.The thesis addresses the algo...
129 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1987.In this thesis, a systematic ...
As VLSI circuits become larger and more complex, the need to improve design automation tools becomes...
International audienceAnalog Intellectual Property Cores design is still under study [1, 2]. The pre...
Finding the optimal position for the individual cells (also called functional modules) on the chip s...
A new approach to the VLSI layout problem is proposed that produces a structured floor plan for an a...
This paper defines a new sliced layout architecture for compilation of arbitrary schematics (netlist...
The problem of automatic layout synthesis is addressed. Given a description of the cell circuit to b...
In analog layout design, chip floorplans are usually still handcrafted by human experts. Particularl...
[[abstract]]An optimal algorithm for the VLSI floorplan area optimization problem is presented. The ...
We present a novel technique CLIP for optimizing the width and height of CMOS cell layouts in the tw...
With the growing complexity and size of integrated circuits, automatic techniques for generating the...