This brief presents a robust, power efficient CMOS frequency divider for the 5-GHz UNII band. The divider operates as a voltage controlled ring oscillator with the output frequency modulated by the switching of the input transmission gate. The divider, designed in a 0.25-μm SOS-CMOS technology, occupies 35 ± 25 μm2 and exhibit a operating frequency of 5.6 GHz while consuming 79 μW at a supply voltage of 0.8 V. Process and temperature tolerant operation can be achieved by utilizing a novel compensation circuitry to calibrate the speed of the ring oscillator-based divider. The simple compensation circuitry contains low-speed digital logic and dissipates minimal additional power since it is powered on only during the one-time factory calibrati...
A divide-by-four circuit divides frequencies from 31GHz to 41GHz at input signal amplitudes ≤0.5Vpp....
A power efficient static frequency divider in commercial 55 nm SiGe BiCMOS technology isreported. A ...
Abstract- A low power and high speed 8/9 CMOS programmable dynamic frequency divider has been design...
Abstruct- The architecture of a high-speed low-power-consumption CMOS dual-modulus frequency divider...
The adoption of dynamic dividers in CMOS phase-locked loops for multigigahertz applications allows t...
The architecture of a high-speed low-power-consumption CMOS dual-modulus frequency divider is presen...
To operate a frequency divider with small input clock power, the self-oscillating frequency of the d...
Background: The frequency divider is a critical element in ultra-high-speed applications of communic...
Abstract—A 32:1 static frequency divider consisting of five stages of 2:1 dividers using current mod...
A 1-V low-power high-speed dynamic-loading frequency divider is proposed using novel D flip-flops wi...
Phase-locked loop is the most widely used module in the latest generation communication systems. It ...
Abstract A divide-by-2 frequency divider circuit was designed using 22-nm CMOS FD-SOI technology. T...
Abstract-Selection of dynamic dividers in CMOS PLLs for GHzs applications allows remarkable reductio...
High speed frequency dividers are critical parts of frequency synthesisers in wireless systems. Thes...
A 2:1 static frequency divider using a band-pass load was fabricated in a digital 90nm SOI CMOS tech...
A divide-by-four circuit divides frequencies from 31GHz to 41GHz at input signal amplitudes ≤0.5Vpp....
A power efficient static frequency divider in commercial 55 nm SiGe BiCMOS technology isreported. A ...
Abstract- A low power and high speed 8/9 CMOS programmable dynamic frequency divider has been design...
Abstruct- The architecture of a high-speed low-power-consumption CMOS dual-modulus frequency divider...
The adoption of dynamic dividers in CMOS phase-locked loops for multigigahertz applications allows t...
The architecture of a high-speed low-power-consumption CMOS dual-modulus frequency divider is presen...
To operate a frequency divider with small input clock power, the self-oscillating frequency of the d...
Background: The frequency divider is a critical element in ultra-high-speed applications of communic...
Abstract—A 32:1 static frequency divider consisting of five stages of 2:1 dividers using current mod...
A 1-V low-power high-speed dynamic-loading frequency divider is proposed using novel D flip-flops wi...
Phase-locked loop is the most widely used module in the latest generation communication systems. It ...
Abstract A divide-by-2 frequency divider circuit was designed using 22-nm CMOS FD-SOI technology. T...
Abstract-Selection of dynamic dividers in CMOS PLLs for GHzs applications allows remarkable reductio...
High speed frequency dividers are critical parts of frequency synthesisers in wireless systems. Thes...
A 2:1 static frequency divider using a band-pass load was fabricated in a digital 90nm SOI CMOS tech...
A divide-by-four circuit divides frequencies from 31GHz to 41GHz at input signal amplitudes ≤0.5Vpp....
A power efficient static frequency divider in commercial 55 nm SiGe BiCMOS technology isreported. A ...
Abstract- A low power and high speed 8/9 CMOS programmable dynamic frequency divider has been design...