This paper describes a 12-bit 300 MHz CMOS DAC for high-speed system applications. The proposed DAC consists of a unit current-cell matrix for 8 MSBs and a binary-weighted array for 4 LSBs. In order to ensure the linearity of DAC, a double Centro symmetric current matrix is designed by using the Q(2) random walk strategy. To minimize the feedthrough and improve the dynamic performance, the drain of the switching transistors is isolated from the output lines by adding two cascoded transistors
To satisfy higher and higher transmission rate and broadband requirement of modern communication, hi...
To satisfy higher and higher transmission rate and broadband requirement of modern communication, hi...
Abstract—A digital random return-to-zero technique is pre-sented to improve the dynamic performance ...
for high-speed system applications. The proposed DAC consists of a unit current-cell matrix for 8 MS...
The proposed DAC consists of a unit current-cell matrix for 8MSBs and a binary-weighted array for 4L...
CMOS digital-to-analog converter (DAC) for high-speed communication system applications. The propose...
This paper presents a 2GS/s 10-bit CMOS digital-to-analog converter (DAC). This DAC consists of a un...
Abstract - This paper presents a 2GS/s 10-bit CMOS digital-to-analog converter (DAC). This DAC consi...
This paper presents a 12-bit 150-MHz current steering DAC with hierarchical symmetrical switching se...
In this paper a 12-bit current-steering hybrid DAC is implemented using AMS 0.35 mu m CMOS process t...
Digital to analog converter (DAC) acts like a path between DSP chips and power amplifiers used for t...
A CMOS 8-bit binary type current steering Digital to Analog Converter DAC with dynamic random return...
To satisfy higher and higher transmission rate and broadband requirement of modern communication, hi...
This paper presents a six-bit current-steering digital-to-analogue converter (DAC), which optimises ...
To satisfy higher and higher transmission rate and broadband requirement of modern communication, hi...
To satisfy higher and higher transmission rate and broadband requirement of modern communication, hi...
To satisfy higher and higher transmission rate and broadband requirement of modern communication, hi...
Abstract—A digital random return-to-zero technique is pre-sented to improve the dynamic performance ...
for high-speed system applications. The proposed DAC consists of a unit current-cell matrix for 8 MS...
The proposed DAC consists of a unit current-cell matrix for 8MSBs and a binary-weighted array for 4L...
CMOS digital-to-analog converter (DAC) for high-speed communication system applications. The propose...
This paper presents a 2GS/s 10-bit CMOS digital-to-analog converter (DAC). This DAC consists of a un...
Abstract - This paper presents a 2GS/s 10-bit CMOS digital-to-analog converter (DAC). This DAC consi...
This paper presents a 12-bit 150-MHz current steering DAC with hierarchical symmetrical switching se...
In this paper a 12-bit current-steering hybrid DAC is implemented using AMS 0.35 mu m CMOS process t...
Digital to analog converter (DAC) acts like a path between DSP chips and power amplifiers used for t...
A CMOS 8-bit binary type current steering Digital to Analog Converter DAC with dynamic random return...
To satisfy higher and higher transmission rate and broadband requirement of modern communication, hi...
This paper presents a six-bit current-steering digital-to-analogue converter (DAC), which optimises ...
To satisfy higher and higher transmission rate and broadband requirement of modern communication, hi...
To satisfy higher and higher transmission rate and broadband requirement of modern communication, hi...
To satisfy higher and higher transmission rate and broadband requirement of modern communication, hi...
Abstract—A digital random return-to-zero technique is pre-sented to improve the dynamic performance ...