The construction and design process of a high-resolution time-interval measuring system implemented in a SRAM-based FPGA device is discussed in this paper. The TDC can increase the precision on the measurement by interpolating time within the system clock cycle. A two step phase interpolation has been performed, one based on the phase information delivered by the VIRTEX-5 DCM and thus providing a fine time, a second level phase interpolation was based on carry lines thus delivering an iper fine time measurement. We have designed and built a PCB hosting a Virtex-5 Xilinx FPGA. In this paper we show the main characteristics of the board and the performance achieved in terms of resolution. © 2009 IEEE
The designing process of high resolution time interval measurement systems creates many problems tha...
We presents the design and test results of a picosecond-precision time interval measurement module, ...
In this contribution we present a new compact, plug-and-play, and user-customizable instrument capab...
The construction and design process of a high-resolution time-interval measuring system implemented ...
The construction and design process of two high-resolution time-interval measuring systems implement...
Two high-resolution time-interval measuring systems implemented in a SRAM-based FPGA device are pres...
Two high-resolution time-interval measuring systems implemented in a SRAM-based FPGA device are pres...
This paper describes the development of two high precision Time-to-Digital Converter (TDC) in two di...
In this contribution we present a substantial breakthrough in the features of an existing prototype ...
Many fields need high performance time measurements, including Single-Photon Avalanche Diode (SPAD) ...
In this paper, we present an innovative Digitalto- Time Converter Programmable Delay Line (DTC-PDL) ...
A time-to-digital converter (TDC) architecture is presented enabling a time resolution of 17 ps over...
The designing process of high resolution time interval measurement systems creates many problems tha...
We presents the design and test results of a picosecond-precision time interval measurement module, ...
In this contribution we present a new compact, plug-and-play, and user-customizable instrument capab...
The construction and design process of a high-resolution time-interval measuring system implemented ...
The construction and design process of two high-resolution time-interval measuring systems implement...
Two high-resolution time-interval measuring systems implemented in a SRAM-based FPGA device are pres...
Two high-resolution time-interval measuring systems implemented in a SRAM-based FPGA device are pres...
This paper describes the development of two high precision Time-to-Digital Converter (TDC) in two di...
In this contribution we present a substantial breakthrough in the features of an existing prototype ...
Many fields need high performance time measurements, including Single-Photon Avalanche Diode (SPAD) ...
In this paper, we present an innovative Digitalto- Time Converter Programmable Delay Line (DTC-PDL) ...
A time-to-digital converter (TDC) architecture is presented enabling a time resolution of 17 ps over...
The designing process of high resolution time interval measurement systems creates many problems tha...
We presents the design and test results of a picosecond-precision time interval measurement module, ...
In this contribution we present a new compact, plug-and-play, and user-customizable instrument capab...