Two high-resolution time-interval measuring systems implemented in a SRAM-based FPGA device are presented. The two methods ought to be used for time interpolation within the system clock cycle. We designed and built a PCB hosting a Virtex-5 Xilinx FPGA. We exploited high stability oscillators to test the two different architectures. In the first method, dedicated carry lines are used to perform fine time measurement, while in the second one a differential tapped delay line is used. In this paper we compare the two architectures and show their performance in terms of stability and resolution
The paper presents a novel implementation of a time-to-digital converter (TDC) in field-programmable...
The Field Programmable Gate Array (FPGA) structure poses several constraints that make the implement...
In this contribution we present a substantial breakthrough in the features of an existing prototype ...
Two high-resolution time-interval measuring systems implemented in a SRAM-based FPGA device are pres...
Two high-resolution time-interval measuring systems implemented in a SRAM-based FPGA device are pres...
The construction and design process of two high-resolution time-interval measuring systems implement...
The construction and design process of a high-resolution time-interval measuring system implemented ...
This paper describes the development of two high precision Time-to-Digital Converter (TDC) in two di...
The designing process of high resolution time interval measurement systems creates many problems tha...
In this paper, we present an innovative Digitalto- Time Converter Programmable Delay Line (DTC-PDL) ...
This paper presents a time-to-digital converter (TDC) based on a field programmable gate array (FPGA...
In this paper, a high-resolution time-to-digital converter (TDC) based on a field programmable gate ...
Many fields need high performance time measurements, including Single-Photon Avalanche Diode (SPAD) ...
The paper presents a novel implementation of a time-to-digital converter (TDC) in field-programmable...
The Field Programmable Gate Array (FPGA) structure poses several constraints that make the implement...
In this contribution we present a substantial breakthrough in the features of an existing prototype ...
Two high-resolution time-interval measuring systems implemented in a SRAM-based FPGA device are pres...
Two high-resolution time-interval measuring systems implemented in a SRAM-based FPGA device are pres...
The construction and design process of two high-resolution time-interval measuring systems implement...
The construction and design process of a high-resolution time-interval measuring system implemented ...
This paper describes the development of two high precision Time-to-Digital Converter (TDC) in two di...
The designing process of high resolution time interval measurement systems creates many problems tha...
In this paper, we present an innovative Digitalto- Time Converter Programmable Delay Line (DTC-PDL) ...
This paper presents a time-to-digital converter (TDC) based on a field programmable gate array (FPGA...
In this paper, a high-resolution time-to-digital converter (TDC) based on a field programmable gate ...
Many fields need high performance time measurements, including Single-Photon Avalanche Diode (SPAD) ...
The paper presents a novel implementation of a time-to-digital converter (TDC) in field-programmable...
The Field Programmable Gate Array (FPGA) structure poses several constraints that make the implement...
In this contribution we present a substantial breakthrough in the features of an existing prototype ...