Testing SEUs in the configuration memory of SRAM-based FPGAs is very costly due to their large configuration memory, therefore it is necessary to optimize the generation of test patterns. In particular, in order to reduce the effort required of automatic test pattern generators, it is useful to identify early the unexcitable faults, i.e., those faults that cannot be excited by any combination of input signals. In this paper, the unexcitability of SEUs affecting the configuration bits controlling the routing resources of SRAM-based FPGAs is considered. Since this part of the configuration memory contains the largest number of configuration bits, its testing is particularly onerous. Faults in the routing resources are modeled considering the ...
The very high integration levels reached by VLSI technologies for SRAM-based Field Programmable Gate...
This paper analyses the effects of Single Event Upsets in an SRAM-based FPGA, with special emphasis ...
The SRAM cells that form the configuration memory of an SRAM-based FPGA make such FPGAs particularly...
Testing SEUs in the configuration memory of SRAM-based FPGAs is very costly due to their large confi...
Various formal approaches can be used to study FPGA-based systems in relationships to faults, in par...
Various formal approaches can be used to study FPGA-based systems in relationships to faults, in par...
We propose an untestability prover for Single Event Upset (SEU) faults affecting the configuration m...
This paper presents UA2TPG, a static analysis tool for the untestability proof and automatic test pa...
In the Ph.D. thesis1 from which this summary has been extracted the author proposed a framework of m...
SRAM-based FPGAs are more and more relevant in a growing number of applications, ranging from the au...
Testing of FPGAs is gaining more and more interest because of the employment of FPGA devices in many...
Abstract. Testing of FPGAs is gaining more and more interest because of the employment of FPGA devic...
In this paper a simulator of soft errors (SEUs) in the configuration memory of SRAM-based FPGAs is p...
In this paper a simulator of soft errors (SEUs) in the configuration memory of SRAM-based FPGAs is p...
Commercial-Off-The-Shelf SRAM-based FPGA devices are becoming of interests for applications where hi...
The very high integration levels reached by VLSI technologies for SRAM-based Field Programmable Gate...
This paper analyses the effects of Single Event Upsets in an SRAM-based FPGA, with special emphasis ...
The SRAM cells that form the configuration memory of an SRAM-based FPGA make such FPGAs particularly...
Testing SEUs in the configuration memory of SRAM-based FPGAs is very costly due to their large confi...
Various formal approaches can be used to study FPGA-based systems in relationships to faults, in par...
Various formal approaches can be used to study FPGA-based systems in relationships to faults, in par...
We propose an untestability prover for Single Event Upset (SEU) faults affecting the configuration m...
This paper presents UA2TPG, a static analysis tool for the untestability proof and automatic test pa...
In the Ph.D. thesis1 from which this summary has been extracted the author proposed a framework of m...
SRAM-based FPGAs are more and more relevant in a growing number of applications, ranging from the au...
Testing of FPGAs is gaining more and more interest because of the employment of FPGA devices in many...
Abstract. Testing of FPGAs is gaining more and more interest because of the employment of FPGA devic...
In this paper a simulator of soft errors (SEUs) in the configuration memory of SRAM-based FPGAs is p...
In this paper a simulator of soft errors (SEUs) in the configuration memory of SRAM-based FPGAs is p...
Commercial-Off-The-Shelf SRAM-based FPGA devices are becoming of interests for applications where hi...
The very high integration levels reached by VLSI technologies for SRAM-based Field Programmable Gate...
This paper analyses the effects of Single Event Upsets in an SRAM-based FPGA, with special emphasis ...
The SRAM cells that form the configuration memory of an SRAM-based FPGA make such FPGAs particularly...