We present a pipeline of associative memory boards for track finding, which satisfies the requirements of level two triggers of the next large hadron collider experiments. With respect to previous realizations, the pipelined architecture warrants full scalability of the memory bank, increased bandwidth (by one order of magnitude), and increased number of detector layers (by a factor of two). Each associative memory board consists of four smaller boards, each containing 32 programmable associative memory chips, implemented with a low-cost commercial field-programmable gate array (FPGA). FPGA programming has been optimized for maximum efficiency in terms of pattern density, while printed circuitboard design has been optimized in terms of modu...
The authors describe a VLSI processor for pattern recognition based on content addressable memory (C...
The increased energy of the interaction in ATLAS experiment need to process a lot of data\nat a high...
The increment of luminosity at HL-LHC will require the introduction of tracker information at Level-...
We present a pipeline of associative memory boards for track finding, which satisfies the requiremen...
We propose a new generation of VLSI processor for pattern recognition based on Associative Memory ar...
We propose a new generation of VLSI processors for pattern recognition, based on associative memory ...
We propose a new generation of VLSI processors for pattern recognition, based on associative memory ...
Experiments at the LHC hadron collider search for extremely rare processes hidden in much larger bac...
International audienceThe increase of the luminosity in the High Luminosity upgrade of the CERN Larg...
We propose a new generation of VLSI processor for pattern recognition based on Associative Memory ar...
International audienceReal time tracking is a key ingredient for online event selection at hadron co...
We propose a new generation of VLSI processor for pattern recognition based on Associative Memory ar...
The authors describe a VLSI processor for pattern recognition based on content addressable memory (C...
We describe a VLSI processor for pattern recognition based on Content Addressable Memory (CAM) archi...
Real time tracking is a key ingredient for online event selection at hadron colliders. The Silicon V...
The authors describe a VLSI processor for pattern recognition based on content addressable memory (C...
The increased energy of the interaction in ATLAS experiment need to process a lot of data\nat a high...
The increment of luminosity at HL-LHC will require the introduction of tracker information at Level-...
We present a pipeline of associative memory boards for track finding, which satisfies the requiremen...
We propose a new generation of VLSI processor for pattern recognition based on Associative Memory ar...
We propose a new generation of VLSI processors for pattern recognition, based on associative memory ...
We propose a new generation of VLSI processors for pattern recognition, based on associative memory ...
Experiments at the LHC hadron collider search for extremely rare processes hidden in much larger bac...
International audienceThe increase of the luminosity in the High Luminosity upgrade of the CERN Larg...
We propose a new generation of VLSI processor for pattern recognition based on Associative Memory ar...
International audienceReal time tracking is a key ingredient for online event selection at hadron co...
We propose a new generation of VLSI processor for pattern recognition based on Associative Memory ar...
The authors describe a VLSI processor for pattern recognition based on content addressable memory (C...
We describe a VLSI processor for pattern recognition based on Content Addressable Memory (CAM) archi...
Real time tracking is a key ingredient for online event selection at hadron colliders. The Silicon V...
The authors describe a VLSI processor for pattern recognition based on content addressable memory (C...
The increased energy of the interaction in ATLAS experiment need to process a lot of data\nat a high...
The increment of luminosity at HL-LHC will require the introduction of tracker information at Level-...