This paper describes the first complete design of a single-core multi-standard flexible Turbo/LDPC decoder using an ASIC approach. Such a solution outperforms other state-of-the-art implementations based on application-specific instruction-set processors (ASIPs), which are shown to sufTer from impaired throughput and power consumption. In this paper, we describe in detail the VLSI flexible architecture of a decoder coping with all the moderu communication standards defining LDPC and Turbo codes, and provide a proof-of-concept implementation complaint with 3GPP-HSDPA, DVB-SH, IEEE 802.16e and IEEE 802.11n standards. The decoder, running at only 150 MHz for a reduced power, occupies an area of 0.9mm2 with a maximum power consumption of only 8...
This survey characterises the flexibility, throughput, area efficiency and energy efficiency of 22 d...
Flexible and reconfigurable architectures have gained wide popularity in the communications field. I...
International audienceEmerging wireless digital communication standards specify a large variety of c...
This PhD dissertation proposes the ASIC design of a flexible Multi-Standard channel decoder for next...
International audienceIn order to meet flexibility and performance constraints of current and future...
International audienceIn order to address the large variety of channel coding options specified in e...
Abstract—Future mobile and wireless communication net-works require flexible modem architectures to ...
Systems-on-chips in the field of digital communications are becoming extremely diversified and compl...
Large variety of channel coding techniques are specified in existing and emerging digital communicat...
International audienceHardware prototyping has been the key to system validation, once the hardware ...
International audienceApplications in the field of digital communications are becoming more and more...
Large variety of channel coding techniques are specified in existing and emerging digital communicat...
International audienceLarge variety of channel coding techniques are specified in existing and emerg...
International audienceArchitecture efficiency, in terms of performance/area, of application-specific...
This survey characterises the flexibility, throughput, area efficiency and energy efficiency of 22 d...
Flexible and reconfigurable architectures have gained wide popularity in the communications field. I...
International audienceEmerging wireless digital communication standards specify a large variety of c...
This PhD dissertation proposes the ASIC design of a flexible Multi-Standard channel decoder for next...
International audienceIn order to meet flexibility and performance constraints of current and future...
International audienceIn order to address the large variety of channel coding options specified in e...
Abstract—Future mobile and wireless communication net-works require flexible modem architectures to ...
Systems-on-chips in the field of digital communications are becoming extremely diversified and compl...
Large variety of channel coding techniques are specified in existing and emerging digital communicat...
International audienceHardware prototyping has been the key to system validation, once the hardware ...
International audienceApplications in the field of digital communications are becoming more and more...
Large variety of channel coding techniques are specified in existing and emerging digital communicat...
International audienceLarge variety of channel coding techniques are specified in existing and emerg...
International audienceArchitecture efficiency, in terms of performance/area, of application-specific...
This survey characterises the flexibility, throughput, area efficiency and energy efficiency of 22 d...
Flexible and reconfigurable architectures have gained wide popularity in the communications field. I...
International audienceEmerging wireless digital communication standards specify a large variety of c...