International audienceQuasi-synchronous systems aim to reduce energy consumption by allowing timing violations in a synchronous circuit, while performance guarantees are provided by analyzing the system with a suitable deviation model. This paper studies the performance of quasi-synchronous LDPC decoders for regular codes of finite length. We present an approach to accurately predict the decoding performance and energy consumption of the decoder for a specific average channel quality and maximum number of iterations. These analytical results are then compared with gate-level circuit simulations of a quasi-synchronous decoder
Graduation date: 2008Low-Density Parity-check (LDPC) codes have attracted considerable attention due...
This paper addresses the problem of designing LDPC decoders robust to transient errors introduced by...
Differently from bounded-distance decoders used for algebraic codes, iterative decoders used for low...
International audienceQuasi-synchronous systems aim to reduce energy consumption by allowing timing ...
While several implementations of LDPC codes decoders are available, the effects of fixed-point quanti...
Abstract We describe a fully recongurable low-density par-ity check (LDPC) decoder for quasi-cyclic...
Low-density parity-check (LDPC) codes in conjunction with iterative decoding based on message-passin...
A method for estimating the performance of low-density parity-check (LDPC) codes decoded by hard-dec...
Abstract—In this paper we propose the construction of Spa-tially Coupled Low-Density Parity-Check (S...
Thompson's model of VLSI computation relates the energy of a computation to the product of the circu...
In this thesis, the design of fully parallel timing-error-tolerant Low-Density Parity-Check (LDPC) d...
International audience—In this paper, we propose a layered LDPC decoder architecture targeting flexi...
AbstractThis paper presents a simple yet effective decoding for general quasi-cyclic low-density par...
This paper proposes a decoder architecture for low-density parity-check convolutional code (LDPCCC)....
The performance of a high-throughput long-distance communication system such as an optical transmiss...
Graduation date: 2008Low-Density Parity-check (LDPC) codes have attracted considerable attention due...
This paper addresses the problem of designing LDPC decoders robust to transient errors introduced by...
Differently from bounded-distance decoders used for algebraic codes, iterative decoders used for low...
International audienceQuasi-synchronous systems aim to reduce energy consumption by allowing timing ...
While several implementations of LDPC codes decoders are available, the effects of fixed-point quanti...
Abstract We describe a fully recongurable low-density par-ity check (LDPC) decoder for quasi-cyclic...
Low-density parity-check (LDPC) codes in conjunction with iterative decoding based on message-passin...
A method for estimating the performance of low-density parity-check (LDPC) codes decoded by hard-dec...
Abstract—In this paper we propose the construction of Spa-tially Coupled Low-Density Parity-Check (S...
Thompson's model of VLSI computation relates the energy of a computation to the product of the circu...
In this thesis, the design of fully parallel timing-error-tolerant Low-Density Parity-Check (LDPC) d...
International audience—In this paper, we propose a layered LDPC decoder architecture targeting flexi...
AbstractThis paper presents a simple yet effective decoding for general quasi-cyclic low-density par...
This paper proposes a decoder architecture for low-density parity-check convolutional code (LDPCCC)....
The performance of a high-throughput long-distance communication system such as an optical transmiss...
Graduation date: 2008Low-Density Parity-check (LDPC) codes have attracted considerable attention due...
This paper addresses the problem of designing LDPC decoders robust to transient errors introduced by...
Differently from bounded-distance decoders used for algebraic codes, iterative decoders used for low...