International audienceThe paper describes a pragmatic solution to the parallel execution of hard real-time tasks on off-the-shelf embedded multiprocessors. We propose a simple timing isolation protocol allowing computational tasks to communicate with hard real-time ones. Excellent parallel resource utilization can be achieved while preserving timing compositionality. An extension to a synchronous language enables the correct-by-construction compilation to efficient parallel code. We do not explicitly address certification issues at this stage, yet our approach is designed to enable full system certification at the highest safety standards, such as SIL 4 in IEC 61508 or DAL A in DO-178B
In this paper we are interested in implementing mixed-criticality real-time embedded applications on...
Commercial of the shelf multicore processors suffer from timing interferences between cores which co...
International audienceMany-core processors offer massively parallel computation power representing a...
International audienceThe paper describes a pragmatic solution to the parallel execution of hard rea...
International audienceEngineers who design hard real-time embedded systems express a need for severa...
The recent technological advancements and market trends are causing an interesting phenomenon toward...
International audienceApplications in industry often have grown and improved over many years. Since ...
Poster presented in 11th Conference on High Performance and Embedded Architecture and Compilation (H...
International audienceParallel multi-threaded applications are needed to gain advantage from multi- ...
The advent of next-generation many-core embedded platforms has the chance of intercepting a convergi...
Abstract—The functional consolidation induced by the cost-reduction trends in embedded systems can f...
This article presents a complete scheme for the development of Critical Embedded Systems with Multip...
Presented at 21st IEEE International Conference on Embedded and Real-Time Computing Systems and Appl...
Imprecise computation and parallel processing are two techniques for avoiding timing faults and tole...
In this chapter we consider the problem of scheduling real-time applications upon multiprocessors, o...
In this paper we are interested in implementing mixed-criticality real-time embedded applications on...
Commercial of the shelf multicore processors suffer from timing interferences between cores which co...
International audienceMany-core processors offer massively parallel computation power representing a...
International audienceThe paper describes a pragmatic solution to the parallel execution of hard rea...
International audienceEngineers who design hard real-time embedded systems express a need for severa...
The recent technological advancements and market trends are causing an interesting phenomenon toward...
International audienceApplications in industry often have grown and improved over many years. Since ...
Poster presented in 11th Conference on High Performance and Embedded Architecture and Compilation (H...
International audienceParallel multi-threaded applications are needed to gain advantage from multi- ...
The advent of next-generation many-core embedded platforms has the chance of intercepting a convergi...
Abstract—The functional consolidation induced by the cost-reduction trends in embedded systems can f...
This article presents a complete scheme for the development of Critical Embedded Systems with Multip...
Presented at 21st IEEE International Conference on Embedded and Real-Time Computing Systems and Appl...
Imprecise computation and parallel processing are two techniques for avoiding timing faults and tole...
In this chapter we consider the problem of scheduling real-time applications upon multiprocessors, o...
In this paper we are interested in implementing mixed-criticality real-time embedded applications on...
Commercial of the shelf multicore processors suffer from timing interferences between cores which co...
International audienceMany-core processors offer massively parallel computation power representing a...