A dual-mode circuit is a circuit that has two operating modes: a default high-performance mode at nominal voltage and a secondary low-performance near-threshold voltage (NTV) mode. A key problem that we address is to maximize NTV mode clock frequency. Some cells that are particularly slow in NTV mode are optimized through transistor sizing and stack removal; static noise margin of each gate is extracted and appended in a library so that function failures can be checked and removed during synthesis. A new gate-sizing algorithm is proposed that takes account of timing slacks at both modes. A new sensitivity measure is introduced for this purpose; binary search is then applied to find the maximum NTV mode frequency. Clock-tree synthesis is ref...
textIn today's world, it is becoming increasingly important to be able to design high performance in...
Successful CMOS process scaling has been the key driving force behind the powerful role played by th...
Sub-threshold operation has received a lot of attention in limited performance applications.However,...
textLogic optimization and clock network optimization for power, performance and area trade-off have...
In nanometer-scale VLSI physical design, clock tree becomes a major concern on determining the total...
In this paper we present efficient procedures for delay constrained minimization of the power due to...
We investigate two strategies for reducing the clock period of a two-phase, levelclocked circuit: cl...
In recent years, the major focus of VLSI design has shifted from high-speed to low-power consumption...
This paper examines the problem of minimizing the area of a synchronous sequential circuit for a giv...
Dual mode logic (DML) with both static and dynamic modes is able to solve severe delay of CMOS in lo...
We describe an optimization strategy for minimizing total power consumption using dual threshold vol...
Self-timed logic design methods are developed using Threshold Combinational Reduction (TCR) within t...
Abstract—In nanometer-scale VLSI physical design, clock net-work becomes a major concern on determin...
Tim is a versatile and efficient tool for verifying and optimizing the timing of two-phase, level-cl...
Two new clocking methodologies based on supply voltage and frequency scaling are proposed in this pa...
textIn today's world, it is becoming increasingly important to be able to design high performance in...
Successful CMOS process scaling has been the key driving force behind the powerful role played by th...
Sub-threshold operation has received a lot of attention in limited performance applications.However,...
textLogic optimization and clock network optimization for power, performance and area trade-off have...
In nanometer-scale VLSI physical design, clock tree becomes a major concern on determining the total...
In this paper we present efficient procedures for delay constrained minimization of the power due to...
We investigate two strategies for reducing the clock period of a two-phase, levelclocked circuit: cl...
In recent years, the major focus of VLSI design has shifted from high-speed to low-power consumption...
This paper examines the problem of minimizing the area of a synchronous sequential circuit for a giv...
Dual mode logic (DML) with both static and dynamic modes is able to solve severe delay of CMOS in lo...
We describe an optimization strategy for minimizing total power consumption using dual threshold vol...
Self-timed logic design methods are developed using Threshold Combinational Reduction (TCR) within t...
Abstract—In nanometer-scale VLSI physical design, clock net-work becomes a major concern on determin...
Tim is a versatile and efficient tool for verifying and optimizing the timing of two-phase, level-cl...
Two new clocking methodologies based on supply voltage and frequency scaling are proposed in this pa...
textIn today's world, it is becoming increasingly important to be able to design high performance in...
Successful CMOS process scaling has been the key driving force behind the powerful role played by th...
Sub-threshold operation has received a lot of attention in limited performance applications.However,...