Among power dissipation components, leakage power has become more dominant with each successive technology node. Power-gating techniques have been widely used to reduce the standby leakage energy. In this work, we investigate a power-gating strategy for through-silicon via (TSV)-based 3D IC stacking structures. Power-gating control is becoming more complicated as more dies are stacked. We combine the on-chip PDN and TSV in a multilayered 3D IC to perform power-gating analysis of the static and dynamic voltage drops and in-rush current. Then, we propose a novel power-gating strategy that optimizes the in-rush current profile, subject to the voltage-drop constraints. Our power-gating strategy provides a minimal wakeup latency such that the vo...
Three-dimensional-integrated circuits (3D-ICs) bring new issues for power delivery network design be...
Through-silicon via (TSV)-based three-dimensional integrated circuits (3D ICs) are expected to be th...
Abstract—In this paper we introduce a novel power manage-ment architecture for 3D Through Silicon Vi...
Among power dissipation components, leakage power has become more dominant with each successive tech...
Among power dissipation components, the leakage power has become more dominant with each successive ...
To reduce interconnect delay and power consumption while improving chip performance, a three-dimensi...
Abstract—This paper focuses on low-power and low-slew clock network design and analysis for through-...
[[abstract]]System-on-a-chip with multiple power domains reduces leakage power consumption by power ...
Abstract—With the extensive research on through-silicon-via (TSV) and die-stacking technology from b...
Abstract—3-D integration has the potential to increase perfor-mance and decrease energy consumption....
Three-dimensional (3D) integrated circuit (IC) technology has been proposed and used to reduce the d...
Three-dimensional integrated circuits (3-D IC) are available through the die-stacking and through-si...
Three dimensional (3D) integrated circuit (IC) technology has been proposed and used to reduce the d...
This paper evaluates the impact of Through-Silicon Via (TSV) on the performance and power consumptio...
We present a new scheme of buffer implementation in through-silicon via (TSV) based 3D circuits at e...
Three-dimensional-integrated circuits (3D-ICs) bring new issues for power delivery network design be...
Through-silicon via (TSV)-based three-dimensional integrated circuits (3D ICs) are expected to be th...
Abstract—In this paper we introduce a novel power manage-ment architecture for 3D Through Silicon Vi...
Among power dissipation components, leakage power has become more dominant with each successive tech...
Among power dissipation components, the leakage power has become more dominant with each successive ...
To reduce interconnect delay and power consumption while improving chip performance, a three-dimensi...
Abstract—This paper focuses on low-power and low-slew clock network design and analysis for through-...
[[abstract]]System-on-a-chip with multiple power domains reduces leakage power consumption by power ...
Abstract—With the extensive research on through-silicon-via (TSV) and die-stacking technology from b...
Abstract—3-D integration has the potential to increase perfor-mance and decrease energy consumption....
Three-dimensional (3D) integrated circuit (IC) technology has been proposed and used to reduce the d...
Three-dimensional integrated circuits (3-D IC) are available through the die-stacking and through-si...
Three dimensional (3D) integrated circuit (IC) technology has been proposed and used to reduce the d...
This paper evaluates the impact of Through-Silicon Via (TSV) on the performance and power consumptio...
We present a new scheme of buffer implementation in through-silicon via (TSV) based 3D circuits at e...
Three-dimensional-integrated circuits (3D-ICs) bring new issues for power delivery network design be...
Through-silicon via (TSV)-based three-dimensional integrated circuits (3D ICs) are expected to be th...
Abstract—In this paper we introduce a novel power manage-ment architecture for 3D Through Silicon Vi...