In this study, structural variations and overlay errors caused by multiple patterning lithography techniques to print narrow parallel metal interconnects are investigated. Resistance and capacitance parasitic of the six lines of parallel interconnects printed by double patterning lithography (DPL) and triple patterning lithography (TPL) are extracted from a field solver. Wide parameter variations both in DPL and TPL processes are analyzed to determine the impact on signal propagation. Simulations of 10% parameter variations in metal lines show delay variations up to 20% and 30% in DPL and TPL, respectively. Monte Carlo statistical analysis shows that the TPL process results in 21% larger standard variation in delay than the DPL process. Cro...
Abstract: We present a methodology to study the impact of spatial pattem dependent variation on circ...
International audienceAdvances in interconnect technologies, such as the increase in the number of m...
The objective of this research is to present a holistic study of the on-chip copper interconnect tec...
Variability of interconnects is a major problem. Starting with 32nm technology, double patterning li...
the only solution for 32-nm lithography process, we need to investigate how DPT affects the performa...
In double patterning lithography (DPL), overlay error between two patterning steps at the same layer...
Abstract—In double patterning lithography (DPL), overlay errors between two patterning steps of the ...
This dissertation addresses the challenge of designing robust integrated circuits in the deep sub mi...
Pattern dependent interconnect physical parameter variations are studied based on a test chip in 65 ...
Abstract — Double patterning lithography (DPL) is in current pro-duction for memory products, and is...
The introduction of Multiple Patterning (MP) in sub-32nm technology nodes may pose severe variabilit...
In this paper a comprehensive study of the impact of variations resulting from double patterning lit...
In this thesis, three major issues related to process variation in integrated circuits in the subwav...
As technology scales, understanding semiconductor manufacturing variation becomes essential to effec...
Optical lithography, the backbone of the industry for more than 50 years, has been pushing up agains...
Abstract: We present a methodology to study the impact of spatial pattem dependent variation on circ...
International audienceAdvances in interconnect technologies, such as the increase in the number of m...
The objective of this research is to present a holistic study of the on-chip copper interconnect tec...
Variability of interconnects is a major problem. Starting with 32nm technology, double patterning li...
the only solution for 32-nm lithography process, we need to investigate how DPT affects the performa...
In double patterning lithography (DPL), overlay error between two patterning steps at the same layer...
Abstract—In double patterning lithography (DPL), overlay errors between two patterning steps of the ...
This dissertation addresses the challenge of designing robust integrated circuits in the deep sub mi...
Pattern dependent interconnect physical parameter variations are studied based on a test chip in 65 ...
Abstract — Double patterning lithography (DPL) is in current pro-duction for memory products, and is...
The introduction of Multiple Patterning (MP) in sub-32nm technology nodes may pose severe variabilit...
In this paper a comprehensive study of the impact of variations resulting from double patterning lit...
In this thesis, three major issues related to process variation in integrated circuits in the subwav...
As technology scales, understanding semiconductor manufacturing variation becomes essential to effec...
Optical lithography, the backbone of the industry for more than 50 years, has been pushing up agains...
Abstract: We present a methodology to study the impact of spatial pattem dependent variation on circ...
International audienceAdvances in interconnect technologies, such as the increase in the number of m...
The objective of this research is to present a holistic study of the on-chip copper interconnect tec...