For the purpose of controllable characteristics, silicon single-electron tunneling transistors with an electrically formed Coulomb island are proposed and fabricated on the basis of the sidewall process technique. The fabricated devices are based on a silicon-on-insulator (SOI) metal-oxide-semiconductor (MOS) field effect transistor with them depletion gate. The key fabrication technique consists of two sidewall process techniques. One is the patterning of a uniform SOI nanowire, and the other is the formation of n-doped polysilicon sidewall depletion gates. While the width of a Coulomb island is determined by the width of a SOI nanowire, its length is defined by the separation between two sidewall depletion gates which are formed by a conv...
[[abstract]]We propose a promising fabrication technology for single-electron transistors based on a...
[[abstract]]We propose a promising fabrication technology for single-electron transistors based on a...
Si single-electron transistors with sidewall depletion gates on a silicon-on-insulator nanowire are ...
Single-electron transistors with sidewall depletion gates on a silicon-On-insulator (SOI) nanowire a...
Single-electron transistors with sidewall depletion gates on a silicon-on-insulator (SOI) nanowire a...
Single-electron transistors with sidewall depletion gates on a silicon-on-insulator (SOI) nanowire a...
Novel single-electron transistors (SETs) with side-wall depletion gates on a silicon-on-insulator na...
The island size dependence of the capacitance components of single-electron transistors (SETs) based...
Abstract—Novel single-electron transistors (SETs) with side-wall depletion gates on a silicon–on–ins...
Novel single-electron transistors with sidewall depletion gates on a silicon-on-insulator nano-wire ...
As the minimum feature sizes of current integrated circuits approach 10 nm, improvements in the spe...
[[abstract]]A dual-gate-controlled single-electron transistor was fabricated by using self-aligned p...
The fabrication of single electron transistors (SET) with sidewall depletion gates on a silicon on i...
[[abstract]]We propose a promising fabrication technology for single-electron transistors based on a...
[[abstract]]We propose a promising fabrication technology for single-electron transistors based on a...
[[abstract]]We propose a promising fabrication technology for single-electron transistors based on a...
[[abstract]]We propose a promising fabrication technology for single-electron transistors based on a...
Si single-electron transistors with sidewall depletion gates on a silicon-on-insulator nanowire are ...
Single-electron transistors with sidewall depletion gates on a silicon-On-insulator (SOI) nanowire a...
Single-electron transistors with sidewall depletion gates on a silicon-on-insulator (SOI) nanowire a...
Single-electron transistors with sidewall depletion gates on a silicon-on-insulator (SOI) nanowire a...
Novel single-electron transistors (SETs) with side-wall depletion gates on a silicon-on-insulator na...
The island size dependence of the capacitance components of single-electron transistors (SETs) based...
Abstract—Novel single-electron transistors (SETs) with side-wall depletion gates on a silicon–on–ins...
Novel single-electron transistors with sidewall depletion gates on a silicon-on-insulator nano-wire ...
As the minimum feature sizes of current integrated circuits approach 10 nm, improvements in the spe...
[[abstract]]A dual-gate-controlled single-electron transistor was fabricated by using self-aligned p...
The fabrication of single electron transistors (SET) with sidewall depletion gates on a silicon on i...
[[abstract]]We propose a promising fabrication technology for single-electron transistors based on a...
[[abstract]]We propose a promising fabrication technology for single-electron transistors based on a...
[[abstract]]We propose a promising fabrication technology for single-electron transistors based on a...
[[abstract]]We propose a promising fabrication technology for single-electron transistors based on a...
Si single-electron transistors with sidewall depletion gates on a silicon-on-insulator nanowire are ...