International audiencePower management techniques are applied at high abstraction levels to reduce chip power consumption. Accurate and efficient power models are needed as early as possible in the design flow to ensure that correct saving decisions are taken. However, accuracy at those levels cannot be ensured, as there is not exact knowledge of the circuit structure. Then, power models based on estimation techniques at lower abstraction levels are desired. In this work, we propose a hybrid power modeling approach based on an effective library characterization methodology and an efficient power estimation flow to accurately assess gate-level power consumption. The main idea is to enhance the high-level power models by providing realistic i...
In this paper, we present a new analytical macro-modeling technique for high-level power estimation....
Abstract—. As the power dissipation becomes an important design constraint, especially in embedded s...
High-level power estimation is essential for designing complex low-power ICs. However, the lack of f...
International audienceHigh power consumption is a key factor hindering System-on-Chip (SoC) performa...
This report presents design and evaluation of High-Level Estimation and Optimization Techniques f...
[[abstract]]We propose a hybrid power model for estimating the power dissipation of a design at the ...
International audienceAs technology scales for increased circuit density and performance, the manage...
In this paper, we propose power consumption models for complex gates and transmission gates, which a...
We propose a hybrid power model for estimating the power dissipation of a design at the RT-level. Th...
International audiencePower consumption constitutes a major challenge for electronics circuits. One ...
International audiencePower optimization has become a major concern for most digital hardware design...
Nowadays energy consumption is a major criterion in any electronic system, especially when it comes ...
This thesis presents a new power model, which is capable of modelling the power usage of many differ...
In this paper, we discuss on accuracy of several kinds of power dissipation model for CMOS VLSI circ...
this paper, we discuss on accuracy of power dissipation models for CMOS VLSI circuits. Some research...
In this paper, we present a new analytical macro-modeling technique for high-level power estimation....
Abstract—. As the power dissipation becomes an important design constraint, especially in embedded s...
High-level power estimation is essential for designing complex low-power ICs. However, the lack of f...
International audienceHigh power consumption is a key factor hindering System-on-Chip (SoC) performa...
This report presents design and evaluation of High-Level Estimation and Optimization Techniques f...
[[abstract]]We propose a hybrid power model for estimating the power dissipation of a design at the ...
International audienceAs technology scales for increased circuit density and performance, the manage...
In this paper, we propose power consumption models for complex gates and transmission gates, which a...
We propose a hybrid power model for estimating the power dissipation of a design at the RT-level. Th...
International audiencePower consumption constitutes a major challenge for electronics circuits. One ...
International audiencePower optimization has become a major concern for most digital hardware design...
Nowadays energy consumption is a major criterion in any electronic system, especially when it comes ...
This thesis presents a new power model, which is capable of modelling the power usage of many differ...
In this paper, we discuss on accuracy of several kinds of power dissipation model for CMOS VLSI circ...
this paper, we discuss on accuracy of power dissipation models for CMOS VLSI circuits. Some research...
In this paper, we present a new analytical macro-modeling technique for high-level power estimation....
Abstract—. As the power dissipation becomes an important design constraint, especially in embedded s...
High-level power estimation is essential for designing complex low-power ICs. However, the lack of f...