In this paper, a novel computation and energy reduction technique for High Efficiency Video Coding (HEVC) Discrete Cosine Transform (DCT) for all Transform Unit (TU) sizes is proposed. The proposed technique reduces the computational complexity of HEVC DCT significantly at the expense of slight decrease in PSNR and slight increase in bit rate by only calculating several pre-determined low frequency coefficients of TUs and assuming that the remaining coefficients are zero. It reduced the execution time of HEVC HM software encoder up to 12.74%, and it reduced the execution time of DCT operations in HEVC HM software encoder up to 37.27%. In this paper, a low energy HEVC 2D DCT hardware for all TU sizes is also designed and implemented using Ve...
Since frame resolution of modern video streams is rapidly growing, the need for more complex and eff...
High Efficiency Video Coding (HEVC) intra mode decision algorithm has very high computational comple...
In this project we have proposed a low-cost high throughput multistandard transform (MST) core, whic...
Abstract—In this paper, a novel energy reduction technique for High Efficiency Video Coding (HEVC) I...
In this paper, a novel energy reduction technique for High Efficiency Video Coding (HEVC) Inverse Di...
Abstract—In this paper, we present area- and power-efficient architectures for the implementation of...
Image and video compression plays a major role in multimedia transmission. Specifically the discrete...
This paper presents the first known high-level synthesis (HLS) implementation of integer discrete co...
This paper proposes a flexible and efficient implementation of the two-dimensional N-point Discrete ...
This paper proposes an area-efficient fixed-point architecture for the computation of the discrete c...
This work presents a flexible VLSI architecture to compute the N-point DCT. Since HEVC supports diff...
The paper presents a VLSI architecture for the low-power and low-complexity implementation of 2D dis...
This paper proposes a flexible and efficient implementation of the two-dimensional N-point Discrete ...
Low complexity video coding schemes are aimed to provide video encoding services also for devices wi...
This study presents a design of two-dimensional (2D) discrete cosine transform (DCT) hardware archit...
Since frame resolution of modern video streams is rapidly growing, the need for more complex and eff...
High Efficiency Video Coding (HEVC) intra mode decision algorithm has very high computational comple...
In this project we have proposed a low-cost high throughput multistandard transform (MST) core, whic...
Abstract—In this paper, a novel energy reduction technique for High Efficiency Video Coding (HEVC) I...
In this paper, a novel energy reduction technique for High Efficiency Video Coding (HEVC) Inverse Di...
Abstract—In this paper, we present area- and power-efficient architectures for the implementation of...
Image and video compression plays a major role in multimedia transmission. Specifically the discrete...
This paper presents the first known high-level synthesis (HLS) implementation of integer discrete co...
This paper proposes a flexible and efficient implementation of the two-dimensional N-point Discrete ...
This paper proposes an area-efficient fixed-point architecture for the computation of the discrete c...
This work presents a flexible VLSI architecture to compute the N-point DCT. Since HEVC supports diff...
The paper presents a VLSI architecture for the low-power and low-complexity implementation of 2D dis...
This paper proposes a flexible and efficient implementation of the two-dimensional N-point Discrete ...
Low complexity video coding schemes are aimed to provide video encoding services also for devices wi...
This study presents a design of two-dimensional (2D) discrete cosine transform (DCT) hardware archit...
Since frame resolution of modern video streams is rapidly growing, the need for more complex and eff...
High Efficiency Video Coding (HEVC) intra mode decision algorithm has very high computational comple...
In this project we have proposed a low-cost high throughput multistandard transform (MST) core, whic...