As technology scales, SoCs are increasing in core counts, leading to the need for scalable NoCs to interconnect the multiple cores on the chip. Given aggressive SoC design targets, NoCs have to deliver low latency, high bandwidth, at low power and area overheads. In this paper, we propose Single-cycle Multi-hop Asynchronous Repeated Traversal (SMART) NoC, a NoC that reconfigures and tailors a generic mesh topology for SoC applications at runtime. The heart of our SMART NoC is a novel low-swing clockless repeated link circuit embedded within the router crossbars, that allows packets to potentially bypass all the way from source to destination core within a single clock cycle, without being latched at any intermediate router. Our clockless re...
The overall system-on-chip performance depends on the network architecture, whose communication late...
Many-core processors demand scalable, efficient and low latency NoCs. Bypass routers are an affordab...
With the advent of multicore processors and system-on-chip designs, intra-chip communication demands...
Multi-core processors have rapidly grown in core count since the first commercial dual-core processo...
Thesis: Ph. D., Massachusetts Institute of Technology, Department of Electrical Engineering and Comp...
Thesis: Ph. D., Massachusetts Institute of Technology, Department of Electrical Engineering and Comp...
Thesis: Ph. D., Massachusetts Institute of Technology, Department of Electrical Engineering and Comp...
SMART (Single-cycle Multi-hop Asynchronous Repeated Traversal) Network-on-Chip (NoC), a recently pro...
A polymorphic ASIC is a runtime reconfigurable hardware substrate comprising compute and communicati...
The communication latency in traditional Network-on-Chip (NoC) with hop-by-hop traversal is inherent...
SMART NoC, which transmits unconflicted flits to distant processing elements (PEs) in one cycle thro...
A 64-bit, 8 × 8 mesh network-on-chip (NoC) is presented that uses both new architectural and circuit...
Mesh NoCs are the most widely-used fabric in high-performance many-core chips today. They are, howev...
The scaling of MOS transistors into the nanometer regime opens the possibility for creating large Ne...
Journal ArticleOur work reduces power consumption by minimizing wirelength and hop-count of an asyn...
The overall system-on-chip performance depends on the network architecture, whose communication late...
Many-core processors demand scalable, efficient and low latency NoCs. Bypass routers are an affordab...
With the advent of multicore processors and system-on-chip designs, intra-chip communication demands...
Multi-core processors have rapidly grown in core count since the first commercial dual-core processo...
Thesis: Ph. D., Massachusetts Institute of Technology, Department of Electrical Engineering and Comp...
Thesis: Ph. D., Massachusetts Institute of Technology, Department of Electrical Engineering and Comp...
Thesis: Ph. D., Massachusetts Institute of Technology, Department of Electrical Engineering and Comp...
SMART (Single-cycle Multi-hop Asynchronous Repeated Traversal) Network-on-Chip (NoC), a recently pro...
A polymorphic ASIC is a runtime reconfigurable hardware substrate comprising compute and communicati...
The communication latency in traditional Network-on-Chip (NoC) with hop-by-hop traversal is inherent...
SMART NoC, which transmits unconflicted flits to distant processing elements (PEs) in one cycle thro...
A 64-bit, 8 × 8 mesh network-on-chip (NoC) is presented that uses both new architectural and circuit...
Mesh NoCs are the most widely-used fabric in high-performance many-core chips today. They are, howev...
The scaling of MOS transistors into the nanometer regime opens the possibility for creating large Ne...
Journal ArticleOur work reduces power consumption by minimizing wirelength and hop-count of an asyn...
The overall system-on-chip performance depends on the network architecture, whose communication late...
Many-core processors demand scalable, efficient and low latency NoCs. Bypass routers are an affordab...
With the advent of multicore processors and system-on-chip designs, intra-chip communication demands...