The present invention relates to a phase-locked-loop (PLL) circuit and a method for controlling such a PLL circuit, wherein the frequency of an input reference signal and the frequency of a feedback signal derived from an output oscillation signal are divided by a predetermined rate to thereby reduce the frequency at a phase detection means (1) of the PLL circuit. The dividing step is inhibited in response to a detection of a phase-locked-state of the PLL circuit. Thus, after phase-lock has been achieved, extra reference dividers (6) added to decrease the comparison frequency are removed from the loop to thereby enable increase in the loop bandwidths and decrease in the dividing ratio within the loop
(52) U.S. Cl...................................................... 455/114.2 A novel and useful appa...
DESIGN AND ANALYSIS OF PHASE-LOCKED LOOP AND PERFORMANCE PARAMETERS In this paper, we are present d...
Abstract of US2006164137 A phase locked loop comprising a phase detector ( 100 ) for determining a p...
The present invention relates to a phase-locked-loop (PLL) circuit and a method for controlling such...
The present invention relates to a phase-locked-loop (PLL) circuit and a method for controlling such...
A sampling phase locked loop (PLL) circuit includes a pull-up/down buffer configured to convert an o...
Control circuitry and method of controlling a sampling phase locked loop (PLL). By controlling the d...
The main purpose of this project was to design a PLL circuit which can be locked at 1GHZ with four f...
Abstract Control circuitry and method of controlling a sampling phase locked loop (PLL). By controll...
This paper presents a feedforward phase noise cancellation technique to reduce phase noise of the ou...
A clock with high spectral purity is required in many applications. The spectral purity of the clock...
• A phase-locked loop (PLL) is a negative feedback system where an oscillator-generated signal is ph...
Phase-locked loop (PLL) circuitry in which a sampling phase detector samples the output signal in ac...
This tutorial is provided by National Instruments and includes information on phase-locked loops. &q...
Abstract—This paper describes a low-jitter phase-locked loop (PLL) implemented in a 0.18- m CMOS pro...
(52) U.S. Cl...................................................... 455/114.2 A novel and useful appa...
DESIGN AND ANALYSIS OF PHASE-LOCKED LOOP AND PERFORMANCE PARAMETERS In this paper, we are present d...
Abstract of US2006164137 A phase locked loop comprising a phase detector ( 100 ) for determining a p...
The present invention relates to a phase-locked-loop (PLL) circuit and a method for controlling such...
The present invention relates to a phase-locked-loop (PLL) circuit and a method for controlling such...
A sampling phase locked loop (PLL) circuit includes a pull-up/down buffer configured to convert an o...
Control circuitry and method of controlling a sampling phase locked loop (PLL). By controlling the d...
The main purpose of this project was to design a PLL circuit which can be locked at 1GHZ with four f...
Abstract Control circuitry and method of controlling a sampling phase locked loop (PLL). By controll...
This paper presents a feedforward phase noise cancellation technique to reduce phase noise of the ou...
A clock with high spectral purity is required in many applications. The spectral purity of the clock...
• A phase-locked loop (PLL) is a negative feedback system where an oscillator-generated signal is ph...
Phase-locked loop (PLL) circuitry in which a sampling phase detector samples the output signal in ac...
This tutorial is provided by National Instruments and includes information on phase-locked loops. &q...
Abstract—This paper describes a low-jitter phase-locked loop (PLL) implemented in a 0.18- m CMOS pro...
(52) U.S. Cl...................................................... 455/114.2 A novel and useful appa...
DESIGN AND ANALYSIS OF PHASE-LOCKED LOOP AND PERFORMANCE PARAMETERS In this paper, we are present d...
Abstract of US2006164137 A phase locked loop comprising a phase detector ( 100 ) for determining a p...