Leakage currents in CMOS transistors have risen dramatically with technology scaling leading to significant increase in standby power consumption. Among the various transistor candidates, the excellent short channel immunity of Silicon double gate FinFETs have made them the best contender for successful scaling to sub-10nm nodes. For sub-10nm FinFETs, new quantum mechanical leakage mechanisms such as direct source to drain tunneling (DSDT) of charge carriers through channel potential energy barrier arising due to proximity of source/drain regions coupled with the high transport direction electric field is expected to dominate overall leakage. To counter the effects of DSDT and worsening short channel effects and to maintain Ion/ Ioff, perfo...
This paper presents a cross-layer framework in order to design and optimize energy-efficient cache m...
As the conventional bulk CMOS shrinks towards the deep sub -100 nm regime, the advantages of scaling...
Subthreshold operation of digital circuits enables minimum energy consumption. In this article, we o...
Sub-10nm gate length transistors have severe short channel effects along with new leakage mechanisms...
A new FinFET memory circuit technique based on asymmetrically gate underlap engineered bitline acces...
Two new six-FinFET memory circuits with asymmetrically gate underlapped bitline access transistors a...
Ultrathin body MOSFETs are suitable in sub-50nm technologies due to their excellent immunity to shor...
Sub-threshold circuits (sub-V T) are a promising alternative in the implementation of low power elec...
Sub-20 nm gate length FinFETs, are constrained by the very thin fin thickness (TFIN) necessary to ma...
Multi-gate FETs are emerging as promising devices for scaled technologies due to their superior gate...
Sub-20 nm gate length FinFETs, are constrained by the very thin fin thickness (T(FIN)) necessary to ...
AbstractFrom the commencement of CMOS scaling, the simple MOSFETs are not up to the performance due ...
In this work, using 3-D device simulation, we perform an extensive gate to source/drain underlap opt...
Degraded data stability, weaker write ability, and increased leakage power consumption are the prima...
One of the major roadblocks in the continued scaling of standard CMOS technology is its alarmingly h...
This paper presents a cross-layer framework in order to design and optimize energy-efficient cache m...
As the conventional bulk CMOS shrinks towards the deep sub -100 nm regime, the advantages of scaling...
Subthreshold operation of digital circuits enables minimum energy consumption. In this article, we o...
Sub-10nm gate length transistors have severe short channel effects along with new leakage mechanisms...
A new FinFET memory circuit technique based on asymmetrically gate underlap engineered bitline acces...
Two new six-FinFET memory circuits with asymmetrically gate underlapped bitline access transistors a...
Ultrathin body MOSFETs are suitable in sub-50nm technologies due to their excellent immunity to shor...
Sub-threshold circuits (sub-V T) are a promising alternative in the implementation of low power elec...
Sub-20 nm gate length FinFETs, are constrained by the very thin fin thickness (TFIN) necessary to ma...
Multi-gate FETs are emerging as promising devices for scaled technologies due to their superior gate...
Sub-20 nm gate length FinFETs, are constrained by the very thin fin thickness (T(FIN)) necessary to ...
AbstractFrom the commencement of CMOS scaling, the simple MOSFETs are not up to the performance due ...
In this work, using 3-D device simulation, we perform an extensive gate to source/drain underlap opt...
Degraded data stability, weaker write ability, and increased leakage power consumption are the prima...
One of the major roadblocks in the continued scaling of standard CMOS technology is its alarmingly h...
This paper presents a cross-layer framework in order to design and optimize energy-efficient cache m...
As the conventional bulk CMOS shrinks towards the deep sub -100 nm regime, the advantages of scaling...
Subthreshold operation of digital circuits enables minimum energy consumption. In this article, we o...