The SRAM cells that form the configuration memory of an SRAM-based FPGA make such FPGAs particularly vulnerable to soft errors. A soft error occurs when ionizing radiation corrupts the data stored in a circuit. The error persists until new data is written. Soft errors have long been recognized as a potential problem as radiation can come from a variety of sources. This paper presents an FPGA fault model focusing on routing aspects. A graph model of SRAM nodes behavior in case of fault, starting from netlist description of well known FPGA models, is presented. It is also performed a classification of possible logical effects of a soft error in the configuration bit controlling, providing statistics on the possible numbers of faults. Finally ...
The very high integration levels reached by VLSI technologies for SRAM-based Field Programmable Gate...
Reconfigurable systems are increasingly employed in many application fields, including aerospace. Th...
Predicting soft errors on SRAM-based FPGAs without a wasteful time-consuming or a high-cost has alwa...
The SRAM cells that form the configuration memory of an SRAM-based FPGA make such FPGAs particularly...
In this paper a simulator of soft errors (SEUs) in the configuration memory of SRAM-based FPGAs is p...
Abstract — As the feature size shrinks to the nanometer scale, SRAM-based FPGAs will become increasi...
In this paper a simulator of soft errors (SEUs) in the configuration memory of SRAM-based FPGAs is p...
Testing SEUs in the configuration memory of SRAM-based FPGAs is very costly due to their large confi...
We describe a simulation-based fault injection technique for failure probability and fault observabi...
In the last decades, FPGAs have been increasingly used in many different mission critical applicatio...
Various formal approaches can be used to study FPGA-based systems in relationships to faults, in par...
Abstract: This paper presents a method to diagnose faults in FPGA interconnection resources. A singl...
Various formal approaches can be used to study FPGA-based systems in relationships to faults, in par...
In the last years, FPGAs have been heavily used in many different critical applications, such as spa...
Predicting soft errors on SRAM-based FPGAs without a wasteful time-consuming or a high-cost has alwa...
The very high integration levels reached by VLSI technologies for SRAM-based Field Programmable Gate...
Reconfigurable systems are increasingly employed in many application fields, including aerospace. Th...
Predicting soft errors on SRAM-based FPGAs without a wasteful time-consuming or a high-cost has alwa...
The SRAM cells that form the configuration memory of an SRAM-based FPGA make such FPGAs particularly...
In this paper a simulator of soft errors (SEUs) in the configuration memory of SRAM-based FPGAs is p...
Abstract — As the feature size shrinks to the nanometer scale, SRAM-based FPGAs will become increasi...
In this paper a simulator of soft errors (SEUs) in the configuration memory of SRAM-based FPGAs is p...
Testing SEUs in the configuration memory of SRAM-based FPGAs is very costly due to their large confi...
We describe a simulation-based fault injection technique for failure probability and fault observabi...
In the last decades, FPGAs have been increasingly used in many different mission critical applicatio...
Various formal approaches can be used to study FPGA-based systems in relationships to faults, in par...
Abstract: This paper presents a method to diagnose faults in FPGA interconnection resources. A singl...
Various formal approaches can be used to study FPGA-based systems in relationships to faults, in par...
In the last years, FPGAs have been heavily used in many different critical applications, such as spa...
Predicting soft errors on SRAM-based FPGAs without a wasteful time-consuming or a high-cost has alwa...
The very high integration levels reached by VLSI technologies for SRAM-based Field Programmable Gate...
Reconfigurable systems are increasingly employed in many application fields, including aerospace. Th...
Predicting soft errors on SRAM-based FPGAs without a wasteful time-consuming or a high-cost has alwa...