This paper presents UA2TPG, a static analysis tool for the untestability proof and automatic test pattern generation for SEUs in the configuration memory of SRAM-based FPGA systems. The tool is based on the model-checking verification technique. An accurate fault model for both logic components and routing structures is adopted. Experimental results show that many circuits have a significant number of untestable faults, and their detection enables more efficient test pattern generation and on-line testing. The tool is mainly intended to support on-line testing of critical components in FPGA fault-tolerant system
Since Field programmable gate arrays (FPGAs) are reprogrammable, faults in them can be easily tolera...
Modern digital circuits are, with each technological evolution, increasingly affected by Single Even...
There are many platforms and tools based on field-programmable gate array (FPGA) devices oriented to...
This paper presents UA2TPG, a static analysis tool for the untestability proof and automatic test pa...
Testing SEUs in the configuration memory of SRAM-based FPGAs is very costly due to their large confi...
Various formal approaches can be used to study FPGA-based systems in relationships to faults, in par...
Various formal approaches can be used to study FPGA-based systems in relationships to faults, in par...
We propose an untestability prover for Single Event Upset (SEU) faults affecting the configuration m...
In the Ph.D. thesis1 from which this summary has been extracted the author proposed a framework of m...
Abstract. Testing of FPGAs is gaining more and more interest because of the employment of FPGA devic...
Testing of FPGAs is gaining more and more interest because of the employment of FPGA devices in many...
In this paper a simulator of soft errors (SEUs) in the configuration memory of SRAM-based FPGAs is p...
Testing of FPGAs is gaining more and more interest because of the application of FPGA devices in ma...
In this paper a simulator of soft errors (SEUs) in the configuration memory of SRAM-based FPGAs is p...
The manufacturing test procedure of RAM-based FPGAs uses several configurations and the exhaustive t...
Since Field programmable gate arrays (FPGAs) are reprogrammable, faults in them can be easily tolera...
Modern digital circuits are, with each technological evolution, increasingly affected by Single Even...
There are many platforms and tools based on field-programmable gate array (FPGA) devices oriented to...
This paper presents UA2TPG, a static analysis tool for the untestability proof and automatic test pa...
Testing SEUs in the configuration memory of SRAM-based FPGAs is very costly due to their large confi...
Various formal approaches can be used to study FPGA-based systems in relationships to faults, in par...
Various formal approaches can be used to study FPGA-based systems in relationships to faults, in par...
We propose an untestability prover for Single Event Upset (SEU) faults affecting the configuration m...
In the Ph.D. thesis1 from which this summary has been extracted the author proposed a framework of m...
Abstract. Testing of FPGAs is gaining more and more interest because of the employment of FPGA devic...
Testing of FPGAs is gaining more and more interest because of the employment of FPGA devices in many...
In this paper a simulator of soft errors (SEUs) in the configuration memory of SRAM-based FPGAs is p...
Testing of FPGAs is gaining more and more interest because of the application of FPGA devices in ma...
In this paper a simulator of soft errors (SEUs) in the configuration memory of SRAM-based FPGAs is p...
The manufacturing test procedure of RAM-based FPGAs uses several configurations and the exhaustive t...
Since Field programmable gate arrays (FPGAs) are reprogrammable, faults in them can be easily tolera...
Modern digital circuits are, with each technological evolution, increasingly affected by Single Even...
There are many platforms and tools based on field-programmable gate array (FPGA) devices oriented to...