With the continuing scaling of CMOS technology, on-chip temperature and thermal-induced variations have become a major design concern. To effectively limit the high temperature in a chip equipped with a cost-effective cooling system, thermal specific approaches, besides low power techniques, are necessary at the chip design level. The high temperature in hotspots and large thermal gradients are caused by the high local power density and the nonuniform power dissipation across the chip. With the objective of reducing power density in hotspots, we propose two placement techniques that spread cells in hotspots over a larger area. Increasing the area occupied by the hotspot directly reduces its power density, leading to a reduction in peak temp...
Power density in modern integrated circuits (ICs) continues to increase at an alarming rate. In turn...
Abstract-As IC technology continues to evolve and more transistors are integrated into a single chip...
Abstract — This paper describes a deterministic placement method for standard cells which minimizes ...
With the continuing scaling of CMOS technology, on-chip temperature and thermal-induced variations h...
With technology scaled to deep submicron era, temperature and temperature gradient have emerged as i...
Abstract—With technology scaled to deep submicron era, tem-perature and temperature gradient have em...
Increase in chip power density results in higher operating temperatures, and thermal gradients (spat...
The primary objective of this paper is to investigate and evaluate the thermal implications of high ...
Abstract — Rapid increase in transistor density and operating frequency has led to the increase in p...
SUMMARY Temperature-tracking is becoming of paramount importance in modern electronic design automat...
Over the last few decades, chip performance has increased steadily due to continuous and aggressive ...
In this paper, we present methodology to distribute the temperature of gates evenly on a chip while ...
Abstract — This paper proposes a new solution to the problem of eliminating hotspots from gate-level...
This paper presents an integrated design strategy for chip layout optimization. The strategy couples...
As the technology node progresses, thermal problems are becoming more prominent especially in the de...
Power density in modern integrated circuits (ICs) continues to increase at an alarming rate. In turn...
Abstract-As IC technology continues to evolve and more transistors are integrated into a single chip...
Abstract — This paper describes a deterministic placement method for standard cells which minimizes ...
With the continuing scaling of CMOS technology, on-chip temperature and thermal-induced variations h...
With technology scaled to deep submicron era, temperature and temperature gradient have emerged as i...
Abstract—With technology scaled to deep submicron era, tem-perature and temperature gradient have em...
Increase in chip power density results in higher operating temperatures, and thermal gradients (spat...
The primary objective of this paper is to investigate and evaluate the thermal implications of high ...
Abstract — Rapid increase in transistor density and operating frequency has led to the increase in p...
SUMMARY Temperature-tracking is becoming of paramount importance in modern electronic design automat...
Over the last few decades, chip performance has increased steadily due to continuous and aggressive ...
In this paper, we present methodology to distribute the temperature of gates evenly on a chip while ...
Abstract — This paper proposes a new solution to the problem of eliminating hotspots from gate-level...
This paper presents an integrated design strategy for chip layout optimization. The strategy couples...
As the technology node progresses, thermal problems are becoming more prominent especially in the de...
Power density in modern integrated circuits (ICs) continues to increase at an alarming rate. In turn...
Abstract-As IC technology continues to evolve and more transistors are integrated into a single chip...
Abstract — This paper describes a deterministic placement method for standard cells which minimizes ...