The Performance of a parallel algorithm depends in part on how the interconnection topology of the target parallel system matches the communication patterns of the algorithm. We describe how to generate a topology for a network that can be configured into and r-regular topology. The topology generated has small total expansion with respect to a given task graph. The expansion of an edge in a task graph is the length of the shortest path that the edge maps to in the processor graph. The algorithm used to generate the topologies is analyzed and its average case behavior is determined. In addition, this synthesis method is compared to the conventional approach of mapping a task graph onto a fixed processor topology
Several coarse-grain reconfigurable architectures pro-posed recently consist of a large number of pr...
Several coarse-grain reconfigurable architectures proposed recently consist of a large number of pro...
Multi-Processor System on Chip (MPSoC) consisting of multiple processing cores connected via a Netwo...
Two methods are used to speed up the execution of a computational task. One is new technology develo...
The 2012 IEEE International Parallel and Distributed Symposium (IPDPS), 21-25 May 2012, Shanghai, Ch...
Parallel computer networks are interesting topic, but they are also difficult to understand in an ov...
To realize the full potential of a high-performance computing system with a reconfigurable interconn...
To realize the full potential of a high-performance computing system with a reconfigurable interconn...
Several coarse-grain reconfigurable architectures proposed recently consist of a large number of pro...
Several coarse-grain reconfigurable architectures proposed recently consist of a large number of pro...
Several coarse-grain reconfigurable architectures proposed recently consist of a large number of pro...
Several coarse-grain reconfigurable architectures proposed recently consist of a large number of pro...
Several coarse-grain reconfigurable architectures proposed recently consist of a large number of pro...
Several coarse-grain reconfigurable architectures proposed recently consist of a large number of pro...
Several coarse-grain reconfigurable architectures proposed recently consist of a large number of pro...
Several coarse-grain reconfigurable architectures pro-posed recently consist of a large number of pr...
Several coarse-grain reconfigurable architectures proposed recently consist of a large number of pro...
Multi-Processor System on Chip (MPSoC) consisting of multiple processing cores connected via a Netwo...
Two methods are used to speed up the execution of a computational task. One is new technology develo...
The 2012 IEEE International Parallel and Distributed Symposium (IPDPS), 21-25 May 2012, Shanghai, Ch...
Parallel computer networks are interesting topic, but they are also difficult to understand in an ov...
To realize the full potential of a high-performance computing system with a reconfigurable interconn...
To realize the full potential of a high-performance computing system with a reconfigurable interconn...
Several coarse-grain reconfigurable architectures proposed recently consist of a large number of pro...
Several coarse-grain reconfigurable architectures proposed recently consist of a large number of pro...
Several coarse-grain reconfigurable architectures proposed recently consist of a large number of pro...
Several coarse-grain reconfigurable architectures proposed recently consist of a large number of pro...
Several coarse-grain reconfigurable architectures proposed recently consist of a large number of pro...
Several coarse-grain reconfigurable architectures proposed recently consist of a large number of pro...
Several coarse-grain reconfigurable architectures proposed recently consist of a large number of pro...
Several coarse-grain reconfigurable architectures pro-posed recently consist of a large number of pr...
Several coarse-grain reconfigurable architectures proposed recently consist of a large number of pro...
Multi-Processor System on Chip (MPSoC) consisting of multiple processing cores connected via a Netwo...