Abstract-Timing errors become more and more important to dynamic performance in high-speed and high-resolution DACs. To relax the requirements on circuit design and layout complexity, two Digital-Delay-Line (DDL) based calibration techniques for timing errors are demonstrated in this work. Matlab behavior level simulation results show that these two on-chip calibration techniques can improve the SFDR performance. The simulation results of a phase detector, the key circuit in these two calibration techniques, are given. This circuit is implemented in a CMOS 0.18µm process
This thesis deals with the timing error problem that appears in high frequency Digital to Analog Con...
The demand for high-speed communication systems has dramatically increased during the last decades. ...
This paper presents a 14 bit 200 MS/s current-steering DAC with a novel digital calibration techniqu...
Abstract-Timing errors become more and more important to dynamic performance in high-speed and high-...
Timing errors become more dominant in dynamic performance in high-resolution Radio Frequency DACs. I...
Timing errors become more dominant in dynamic performance in high-resolution Radio Frequency DACs. I...
The switching characteristics of Digital to Analog Converter (DAC) unit elements can limit DAC dynam...
Abstract — The switching characteristics of Digital to Analog Converter (DAC) unit elements can limi...
Timing errors become dominant in dynamic performance of high-speed and high-resolution currentsteeri...
Current Steering Digital-to-Analog Converters (CS-DAC) are important ingredients in many high-speed ...
For a high-accuracy current-steering digital-to-analog converters (DACs), the delay differences betw...
This thesis deals with the timing error problem that appears in high frequency Digital to Analog Con...
The demand for high-speed communication systems has dramatically increased during the last decades. ...
This paper presents a 14 bit 200 MS/s current-steering DAC with a novel digital calibration techniqu...
Abstract-Timing errors become more and more important to dynamic performance in high-speed and high-...
Timing errors become more dominant in dynamic performance in high-resolution Radio Frequency DACs. I...
Timing errors become more dominant in dynamic performance in high-resolution Radio Frequency DACs. I...
The switching characteristics of Digital to Analog Converter (DAC) unit elements can limit DAC dynam...
Abstract — The switching characteristics of Digital to Analog Converter (DAC) unit elements can limi...
Timing errors become dominant in dynamic performance of high-speed and high-resolution currentsteeri...
Current Steering Digital-to-Analog Converters (CS-DAC) are important ingredients in many high-speed ...
For a high-accuracy current-steering digital-to-analog converters (DACs), the delay differences betw...
This thesis deals with the timing error problem that appears in high frequency Digital to Analog Con...
The demand for high-speed communication systems has dramatically increased during the last decades. ...
This paper presents a 14 bit 200 MS/s current-steering DAC with a novel digital calibration techniqu...