This paper presents a method for the on-chip measurement and correction of gain errors, offsets and time-skew errors in time-interleaved ADCs. With the proposed method, the errors can be measured and processed in the digital domain. Then, this information is used to optimize several digitally controlled analog parameters of the circuit, which minimize the effect of aforementioned mismatch errors. After optimization, the digital logic can be switched off completely in order to save power. Simulation results on a full-transistor implementation of the time-interleaved sampling structure show that the channel matching errors can be accurately compensated
In this work, we present a Time-Interleaved ADC (TIADC) calibration technique for four different typ...
We present a novel method for the estimation and correction of mismatch errors in time-interleaved a...
Mismatches between the channels of timeinterleaved analog to digital converters (TI-ADCs) cause offs...
This paper presents a method for the on-chip measurement and correction of gain errors, offsets and ...
This paper presents a method for the on-chip measurement and correction of gain errors, offsets and ...
This chapter presents a method to enhance the performance of a time-interleaved ADC, using the open-...
This chapter presents a method to enhance the performance of a time-interleaved ADC, using the open-...
The concept of a Time-Interleaved analog-to-digital converter (TI ADC) which comprises sub-ADCs (ch...
A well known problem of time-interleaved analogto-digital converters is the matching between the ind...
Abstract This work suggests a novel procedure of calibrating timing mismatch of time-interleaved An...
To significantly increase the sampling rate of an ADC, time-interleaved ADC (TIADC) is an efficient ...
This letter presents a fully integrated on-chip digital mismatch compensation system for time-based ...
The project displays an all-digital background calibration for timing mismatch in time-interleaved a...
In this work, we present a Time-Interleaved ADC (TIADC) calibration technique for four different typ...
We present a novel method for the estimation and correction of mismatch errors in time-interleaved a...
Mismatches between the channels of timeinterleaved analog to digital converters (TI-ADCs) cause offs...
This paper presents a method for the on-chip measurement and correction of gain errors, offsets and ...
This paper presents a method for the on-chip measurement and correction of gain errors, offsets and ...
This chapter presents a method to enhance the performance of a time-interleaved ADC, using the open-...
This chapter presents a method to enhance the performance of a time-interleaved ADC, using the open-...
The concept of a Time-Interleaved analog-to-digital converter (TI ADC) which comprises sub-ADCs (ch...
A well known problem of time-interleaved analogto-digital converters is the matching between the ind...
Abstract This work suggests a novel procedure of calibrating timing mismatch of time-interleaved An...
To significantly increase the sampling rate of an ADC, time-interleaved ADC (TIADC) is an efficient ...
This letter presents a fully integrated on-chip digital mismatch compensation system for time-based ...
The project displays an all-digital background calibration for timing mismatch in time-interleaved a...
In this work, we present a Time-Interleaved ADC (TIADC) calibration technique for four different typ...
We present a novel method for the estimation and correction of mismatch errors in time-interleaved a...
Mismatches between the channels of timeinterleaved analog to digital converters (TI-ADCs) cause offs...