The architecture of the present video processing units in consumer systems is usually based on various forms of processor hardware, communicating with an off-chip SDRAM memory. Examples of these systems are currently available MPEG encoders and decoders, and high-end television systems. Due to the fast increase of required computational power of consumer systems, the data communication to and from the off-chip memory has become the bottleneck in the overall system performance (memory wall problem). This paper presents a strategy for mapping pixels into the memory for video applications such as MPEG processing, thereby minimizing the transfer overhead between memory and the processing. A novelty in our approach is that the proposed communica...
The main challenge for reducing the design effort cost of complex systems on chip is to pursue more ...
Most of the current processor architectures have word-addressable internal memories and wide data pa...
We propose a low-power two-port SRAM suitable for real-time video processing. In order to minimize d...
The architecture of the present video processing units in consumer systems is usually based on vario...
The architecture for block-based video applications (e.g. MPEG/JPEG coding, graphics rendering) is u...
The architecture for block-based video applications (e.g. MPEG/JPEG coding, graphics rendering) is u...
Abstract — The low bit-rate profiles of the MPEG-4 standard enable video-streaming for mobile Consum...
Abstract—The huge SDRAM bandwidth requirement is an architectural bottleneck of video decoders. Besi...
Video framebuffers are usually used in video processing systems to store an entire frame of video da...
Video processing usually requires one to read in an entire image into a framebuffer, usually taking ...
In Cardiovascular minimal invasive interventions, physicians require low-latency X-ray imaging appli...
Digital video compression techniques, such as the Motion-JPEG and MPEG compression standards, greatl...
Media processing applications, such as three-dimensional graphics, video compres-sion, and image pro...
A study of the MPEG-2 video decoding standard in Main Profile @ Main Level has been performed, compa...
Graduation date: 2008The purpose of this thesis is to explore methods which can reduce the power\ud ...
The main challenge for reducing the design effort cost of complex systems on chip is to pursue more ...
Most of the current processor architectures have word-addressable internal memories and wide data pa...
We propose a low-power two-port SRAM suitable for real-time video processing. In order to minimize d...
The architecture of the present video processing units in consumer systems is usually based on vario...
The architecture for block-based video applications (e.g. MPEG/JPEG coding, graphics rendering) is u...
The architecture for block-based video applications (e.g. MPEG/JPEG coding, graphics rendering) is u...
Abstract — The low bit-rate profiles of the MPEG-4 standard enable video-streaming for mobile Consum...
Abstract—The huge SDRAM bandwidth requirement is an architectural bottleneck of video decoders. Besi...
Video framebuffers are usually used in video processing systems to store an entire frame of video da...
Video processing usually requires one to read in an entire image into a framebuffer, usually taking ...
In Cardiovascular minimal invasive interventions, physicians require low-latency X-ray imaging appli...
Digital video compression techniques, such as the Motion-JPEG and MPEG compression standards, greatl...
Media processing applications, such as three-dimensional graphics, video compres-sion, and image pro...
A study of the MPEG-2 video decoding standard in Main Profile @ Main Level has been performed, compa...
Graduation date: 2008The purpose of this thesis is to explore methods which can reduce the power\ud ...
The main challenge for reducing the design effort cost of complex systems on chip is to pursue more ...
Most of the current processor architectures have word-addressable internal memories and wide data pa...
We propose a low-power two-port SRAM suitable for real-time video processing. In order to minimize d...