The most important step in the final testing of fabricated ASICs or the functional testing of ASIC and FPGA designs is the generation of a complete test set that is able to find the possible errors in the design. Automatic Test Pattern Generation (ATPG) is often done by fault simulation which is very time-consuming. Speed-ups in this process can be achieved by emulating the design on an FPGA and using the actual speed of the hardware implementation to run proposed tests. However, faults then have to be actually built in into the design, which induces area overhead as (part of) the design has to be duplicated to introduce both a faulty and a correct design. The area overhead can be mitigated by run-time reconfiguring the design, at the expen...
This paper presents UA2TPG, a static analysis tool for the untestability proof and automatic test pa...
The testability of integrated circuits becomes worse with transistor dimensions reaching nanometer ...
This thesis introduces a novel architecture of a run-time reconfigurable microsystem on chip (SoC). ...
The most important step in the final testing of fabricated ASICs or the functional testing of ASIC a...
The most important step in the final testing of fabricated ASICs or the functional testing of ASIC a...
This paper proposes the use of parameterised FPGA configurations for a new test set generation appro...
This paper proposes the use of parameterised FPGA configurations for a new test set generation appro...
This paper proposes the use of parameterised FPGA configurations for a new test set generation appro...
Functional errors and bugs inadvertently introduced at the RTL stage of the design process are respo...
Functional errors and bugs inadvertently introduced at the RTL stage of the design process are respo...
Functional errors and bugs inadvertently introduced at the RTL stage of the design process are respo...
This paper presents UA2TPG, a static analysis tool for the untestability proof and automatic test pa...
[[abstract]]Dynamic reconfigurable field-programmable logic arrays (FPGAs) are receiving notable att...
ABSTRACT: Current VLSI manufacturing processes suffer from larger defective parts ratio, partly due ...
This paper presents UA2TPG, a static analysis tool for the untestability proof and automatic test pa...
This paper presents UA2TPG, a static analysis tool for the untestability proof and automatic test pa...
The testability of integrated circuits becomes worse with transistor dimensions reaching nanometer ...
This thesis introduces a novel architecture of a run-time reconfigurable microsystem on chip (SoC). ...
The most important step in the final testing of fabricated ASICs or the functional testing of ASIC a...
The most important step in the final testing of fabricated ASICs or the functional testing of ASIC a...
This paper proposes the use of parameterised FPGA configurations for a new test set generation appro...
This paper proposes the use of parameterised FPGA configurations for a new test set generation appro...
This paper proposes the use of parameterised FPGA configurations for a new test set generation appro...
Functional errors and bugs inadvertently introduced at the RTL stage of the design process are respo...
Functional errors and bugs inadvertently introduced at the RTL stage of the design process are respo...
Functional errors and bugs inadvertently introduced at the RTL stage of the design process are respo...
This paper presents UA2TPG, a static analysis tool for the untestability proof and automatic test pa...
[[abstract]]Dynamic reconfigurable field-programmable logic arrays (FPGAs) are receiving notable att...
ABSTRACT: Current VLSI manufacturing processes suffer from larger defective parts ratio, partly due ...
This paper presents UA2TPG, a static analysis tool for the untestability proof and automatic test pa...
This paper presents UA2TPG, a static analysis tool for the untestability proof and automatic test pa...
The testability of integrated circuits becomes worse with transistor dimensions reaching nanometer ...
This thesis introduces a novel architecture of a run-time reconfigurable microsystem on chip (SoC). ...