This dissertation addresses timing and synchronization methodologies that are critical to the design, analysis and optimization of high-performance, integrated digital VLSI systems. As process sizes shrink and design complexities increase, achieving timing closure for digital VLSI circuits becomes a significant bottleneck in the integrated circuit design flow. Circuit designers are motivated to investigate and employ alternative methods to satisfy the timing and physical design performance targets. Such novel methods for the timing and synchronization of complex circuitry are developed in this dissertation and analyzed for performance and applicability.Mainstream integrated circuit design flow is normally tuned for zero clock skew, edge-tri...
With the rapid advances in process technologies, the performance of state-of-the-art integrated circ...
High-Level Synthesis (HLS) tools improve hardware designer productivity by enabling software design ...
In nanometer-scale VLSI physical design, clock tree becomes a major concern on determining the total...
This dissertation addresses timing and synchronization methodologies that are critical to the design...
This dissertation addresses timing and synchronization methodologies that are critical to the design...
This thesis describes a linear programming (LP) formulation applicable to the static timing analysis...
This thesis describes a linear programming (LP) formulation applicable to the static timing analysis...
Paper presented at the Midwest Symposium on Circuits and Systems, San Juan, Puerto Rico.Resonant clo...
UnrestrictedThe rapid scaling of silicon technologies over the past decade has introduced some arduo...
This paper investigates the application of simultaneous retiming and clock scheduling for optimizing...
Synchronous clock distribution continues to be the dominant timing methodology for very large scale ...
Synchronous clock distribution continues to be the dominant timing methodology for very large scale ...
Many design techniques have been proposed to optimize the performance of a digital system implemente...
The use of computer aided design (CAD) tools has catalyzed the growth of IC design techniques. The r...
In synchronous circuit design, data is processed in an orderly fashion with the help of sequential e...
With the rapid advances in process technologies, the performance of state-of-the-art integrated circ...
High-Level Synthesis (HLS) tools improve hardware designer productivity by enabling software design ...
In nanometer-scale VLSI physical design, clock tree becomes a major concern on determining the total...
This dissertation addresses timing and synchronization methodologies that are critical to the design...
This dissertation addresses timing and synchronization methodologies that are critical to the design...
This thesis describes a linear programming (LP) formulation applicable to the static timing analysis...
This thesis describes a linear programming (LP) formulation applicable to the static timing analysis...
Paper presented at the Midwest Symposium on Circuits and Systems, San Juan, Puerto Rico.Resonant clo...
UnrestrictedThe rapid scaling of silicon technologies over the past decade has introduced some arduo...
This paper investigates the application of simultaneous retiming and clock scheduling for optimizing...
Synchronous clock distribution continues to be the dominant timing methodology for very large scale ...
Synchronous clock distribution continues to be the dominant timing methodology for very large scale ...
Many design techniques have been proposed to optimize the performance of a digital system implemente...
The use of computer aided design (CAD) tools has catalyzed the growth of IC design techniques. The r...
In synchronous circuit design, data is processed in an orderly fashion with the help of sequential e...
With the rapid advances in process technologies, the performance of state-of-the-art integrated circ...
High-Level Synthesis (HLS) tools improve hardware designer productivity by enabling software design ...
In nanometer-scale VLSI physical design, clock tree becomes a major concern on determining the total...