This thesis describes a linear programming (LP) formulation applicable to the static timing analysis of large scale synchronous circuits with level-sensitive latches. The automatic timing analysis procedure presented here is composed of deriving the connectivity information, constructing the LP model and solving the clock period minimization problem of synchronous digital VLSI circuits. In synchronous circuits with level-sensitive latches, operation at a reduced clock period (higher clock frequency) is possible by takingadvantage of both non-zero clock skew scheduling and time borrowing. Clock skew schedulingis performed in order to exploit the benefits of nonidentical clock signal delays on circuit timing. The time borrowing property of le...
Timing and electrical verification is an essential part of the design of VLSI digital MOS circuits. ...
Clock scheduling is studied to improve the performance of synchronous sequential circuits. The perfo...
Tim is a versatile and efficient tool for verifying and optimizing the timing of two-phase, level-cl...
This thesis describes a linear programming (LP) formulation applicable to the static timing analysis...
This paper describes a linear programming (LP) formulation for performance optimization of large-sca...
This dissertation addresses timing and synchronization methodologies that are critical to the design...
This dissertation addresses timing and synchronization methodologies that are critical to the design...
This work describes the development of a model for the static timing analysis of circuits with level...
This dissertation addresses timing and synchronization methodologies that are critical to the design...
This thesis describes a linear programming (LP) formulation applicable to the static timing analysis...
This paper investigates the application of simultaneous retiming and clock scheduling for optimizing...
Retiming is a powerful technique for optimizing sequential circuits. The transparent nature of level...
We investigate two strategies for reducing the clock period of a two-phase, levelclocked circuit: cl...
Many design techniques have been proposed to optimize the performance of a digital system implemente...
Tim is a versatile and efficient tool for verifying and optimizing the timing of two-phase, level-cl...
Timing and electrical verification is an essential part of the design of VLSI digital MOS circuits. ...
Clock scheduling is studied to improve the performance of synchronous sequential circuits. The perfo...
Tim is a versatile and efficient tool for verifying and optimizing the timing of two-phase, level-cl...
This thesis describes a linear programming (LP) formulation applicable to the static timing analysis...
This paper describes a linear programming (LP) formulation for performance optimization of large-sca...
This dissertation addresses timing and synchronization methodologies that are critical to the design...
This dissertation addresses timing and synchronization methodologies that are critical to the design...
This work describes the development of a model for the static timing analysis of circuits with level...
This dissertation addresses timing and synchronization methodologies that are critical to the design...
This thesis describes a linear programming (LP) formulation applicable to the static timing analysis...
This paper investigates the application of simultaneous retiming and clock scheduling for optimizing...
Retiming is a powerful technique for optimizing sequential circuits. The transparent nature of level...
We investigate two strategies for reducing the clock period of a two-phase, levelclocked circuit: cl...
Many design techniques have been proposed to optimize the performance of a digital system implemente...
Tim is a versatile and efficient tool for verifying and optimizing the timing of two-phase, level-cl...
Timing and electrical verification is an essential part of the design of VLSI digital MOS circuits. ...
Clock scheduling is studied to improve the performance of synchronous sequential circuits. The perfo...
Tim is a versatile and efficient tool for verifying and optimizing the timing of two-phase, level-cl...