The major sources of power dissipation in a nanometer CMOS circuit are capacitive switching, short-circuit current, static leakage and gate oxide tunneling. However, with the aggressive scaling of technology the gate oxide direct tunneling current (gate leakage) is emerging as a prominent component of power dissipation. For sub-65 nm CMOS technology where the gate oxide (SiO2) thickness is very low, the direct tunneling current is the major form of tunneling. There are two contribution parts in this thesis: analytical modeling of behavioral level components for direct tunneling current and propagation delay, and the reduction of tunneling current during behavioral synthesis. Gate oxides of multiple thicknesses are useful in reducing the gat...
In this paper we have developed analytical models to estimate the mean and the standard deviation in...
Abstract: This paper presents a comprehensive study of leakage reduction techniques applicable to CM...
Ultra-thin gate dielectrics are exploited in fabrication of MOSFETs featuring channel lengths in the...
We show that a technique previously introduced for subthreshold leakage reduction can be effectively...
We show that a technique previously introduced for subthreshold leakage reduction can be effectively...
Design of systems in the low-end nanometer domain has introduced new dimensions in power consumption...
High leakage current in deep-submicrometer regimes is be-coming a significant contributor to power d...
High leakage current in deep sub-micron regimes is a significant contributor to the power dissipatio...
A comprehensive simulation methodology for the systematic study of gate leakage variability in reali...
Because of the continued scaling of technology and supply-threshold voltage, leakage power has becom...
A comprehensive simulation methodology for the systematic study of gate leakage variability in reali...
This paper presents a compact direct tunneling current model for circuit simulation to predict ultra...
Temperature-dependent subthreshold and gate-oxide leakage power characteristics of domino logic circ...
Design of systems in the low-end nanometer domain has introduced new dimensions in power consumption...
The scaling of the gate length down in CMOS devices increases the drivecurrent performance and the d...
In this paper we have developed analytical models to estimate the mean and the standard deviation in...
Abstract: This paper presents a comprehensive study of leakage reduction techniques applicable to CM...
Ultra-thin gate dielectrics are exploited in fabrication of MOSFETs featuring channel lengths in the...
We show that a technique previously introduced for subthreshold leakage reduction can be effectively...
We show that a technique previously introduced for subthreshold leakage reduction can be effectively...
Design of systems in the low-end nanometer domain has introduced new dimensions in power consumption...
High leakage current in deep-submicrometer regimes is be-coming a significant contributor to power d...
High leakage current in deep sub-micron regimes is a significant contributor to the power dissipatio...
A comprehensive simulation methodology for the systematic study of gate leakage variability in reali...
Because of the continued scaling of technology and supply-threshold voltage, leakage power has becom...
A comprehensive simulation methodology for the systematic study of gate leakage variability in reali...
This paper presents a compact direct tunneling current model for circuit simulation to predict ultra...
Temperature-dependent subthreshold and gate-oxide leakage power characteristics of domino logic circ...
Design of systems in the low-end nanometer domain has introduced new dimensions in power consumption...
The scaling of the gate length down in CMOS devices increases the drivecurrent performance and the d...
In this paper we have developed analytical models to estimate the mean and the standard deviation in...
Abstract: This paper presents a comprehensive study of leakage reduction techniques applicable to CM...
Ultra-thin gate dielectrics are exploited in fabrication of MOSFETs featuring channel lengths in the...