In the context of regular arithmetic circuits, the effect of pin placement on the quality of layout and routing is not well understood. Current methodologies depend on library-based flows to design such circuits. However, the benefits of regularity are lost in the process of automated place and route techniques employed by these methodologies. As process technologies grow smaller, this will have a large effect on the yield and variability. Enforcing regularity to combat variability is being advocated in the form of restricted design rules. This thesis attempts to develop a methodology to implement customized pin orientations for the cells. These cells are used in the design to harness the benefits of regularity and in the process, mitigate ...
The logic scaling following Moores law has reached a level where System on Chips (SoCs) commonly con...
As IC technology advances, the package size keeps shrinking while the pin count of a package keeps i...
Integrated circuits design faces increasing challenge as we scale down due to the increase of the ef...
Each reduction of the technology node has, along with improvements in IC fabricationtechnology, been...
A new trend that is becoming dominant is to improve layout regularity so that the layouts to be pri...
In nowadays nanometer technology nodes, the semiconductor industry has to deal with the new challeng...
The progressive miniaturization of technology and the unequal scalability of the BEOL and FEOL layer...
As minimum feature size and pitch spacing further decrease in advanced technology nodes, many new de...
We present a pin-assignment algorithm based on a new multi-layer chip-level global router. Combining...
In advanced technology nodes, aggressive device scaling along with fundamental physical (lithographi...
In VLSI physical design, the routing task consists of using over-the-cell metal wires to connect pin...
In addition to performance considerations, designing VLSI circuits at nanometer-scale process techno...
Increasing challenges arise with each new semiconductor technology node, especially in advanced node...
We propose a practical approach to the cell replacement problem for resolving the pin inaccessibilit...
Transistor geometries are well into the nanometer regime, keeping with Moore\u27s Law. With this sca...
The logic scaling following Moores law has reached a level where System on Chips (SoCs) commonly con...
As IC technology advances, the package size keeps shrinking while the pin count of a package keeps i...
Integrated circuits design faces increasing challenge as we scale down due to the increase of the ef...
Each reduction of the technology node has, along with improvements in IC fabricationtechnology, been...
A new trend that is becoming dominant is to improve layout regularity so that the layouts to be pri...
In nowadays nanometer technology nodes, the semiconductor industry has to deal with the new challeng...
The progressive miniaturization of technology and the unequal scalability of the BEOL and FEOL layer...
As minimum feature size and pitch spacing further decrease in advanced technology nodes, many new de...
We present a pin-assignment algorithm based on a new multi-layer chip-level global router. Combining...
In advanced technology nodes, aggressive device scaling along with fundamental physical (lithographi...
In VLSI physical design, the routing task consists of using over-the-cell metal wires to connect pin...
In addition to performance considerations, designing VLSI circuits at nanometer-scale process techno...
Increasing challenges arise with each new semiconductor technology node, especially in advanced node...
We propose a practical approach to the cell replacement problem for resolving the pin inaccessibilit...
Transistor geometries are well into the nanometer regime, keeping with Moore\u27s Law. With this sca...
The logic scaling following Moores law has reached a level where System on Chips (SoCs) commonly con...
As IC technology advances, the package size keeps shrinking while the pin count of a package keeps i...
Integrated circuits design faces increasing challenge as we scale down due to the increase of the ef...