[[abstract]]In this work, the impact of strain engineering on device performance and reliability for FUSI-gate SOI CMOSFET was investigated. With electrical measurement and reliability inspection, we found that there is similar enhancement on device performance, but different endurance on stressing induced device degradation for n/p MOSFET in respectively. Related noise analysis as well as charge pumping techniques were employed on the investigation of strain induced oxide defect which will accelerate device degradation after long time hot carrier stressing and/or bias instability stressing. And for manufacturability issue, a simple FUSI-metal-gate process with a fully compatible ultimate spacer process (USP) strain engineering is proposed ...
[[abstract]]In this letter, we investigate the effects of oxide traps induced by various silicon-on-...
[[abstract]]In this work, for 90nm PD-SOI CMOSFETs on <100> Si substrate, the impacts of high tensil...
To keep track with Moore’s law, strain engineering based on either a global or a local approach is g...
[[abstract]]In this paper, the impact of strain engineering on device performance and reliability fo...
The impact of strain-induced oxide trap charge on the performance and reliability of fully silicided...
The impact of strain-induced oxide trap charge on the performance and reliability of fully silicided...
The impact of strain-induced oxide trap charge on the performance and reliability of fully silicided...
[[abstract]]The impact of strain induced oxide trap charge on the performance and reliability of con...
Most state-of-the-art high-performance technologies are relying on strain engineering, based on eith...
[[abstract]]This study investigates the effects of oxide traps induced by SOI of various thicknesses...
The impact of strain induced oxide trap charge on the performance and reliability of contact etch st...
DoctorAs the gate dimensions of MOSFET are continuously scaled down, the conventional SiO2-based tra...
[[abstract]]A fully silicided (FUSI) metal gate process is merged with ultimate spacer process (USP)...
The conventional planar bulk MOSFET is difficult to scale down to sub-20nm gate length, due to the w...
[[abstract]]In this letter, we investigate the effects of oxide traps induced by various silicon-on-...
[[abstract]]In this letter, we investigate the effects of oxide traps induced by various silicon-on-...
[[abstract]]In this work, for 90nm PD-SOI CMOSFETs on <100> Si substrate, the impacts of high tensil...
To keep track with Moore’s law, strain engineering based on either a global or a local approach is g...
[[abstract]]In this paper, the impact of strain engineering on device performance and reliability fo...
The impact of strain-induced oxide trap charge on the performance and reliability of fully silicided...
The impact of strain-induced oxide trap charge on the performance and reliability of fully silicided...
The impact of strain-induced oxide trap charge on the performance and reliability of fully silicided...
[[abstract]]The impact of strain induced oxide trap charge on the performance and reliability of con...
Most state-of-the-art high-performance technologies are relying on strain engineering, based on eith...
[[abstract]]This study investigates the effects of oxide traps induced by SOI of various thicknesses...
The impact of strain induced oxide trap charge on the performance and reliability of contact etch st...
DoctorAs the gate dimensions of MOSFET are continuously scaled down, the conventional SiO2-based tra...
[[abstract]]A fully silicided (FUSI) metal gate process is merged with ultimate spacer process (USP)...
The conventional planar bulk MOSFET is difficult to scale down to sub-20nm gate length, due to the w...
[[abstract]]In this letter, we investigate the effects of oxide traps induced by various silicon-on-...
[[abstract]]In this letter, we investigate the effects of oxide traps induced by various silicon-on-...
[[abstract]]In this work, for 90nm PD-SOI CMOSFETs on <100> Si substrate, the impacts of high tensil...
To keep track with Moore’s law, strain engineering based on either a global or a local approach is g...