Trabajo premiado con Best paper AwardWe propose a floating–point representation to deal efficiently with arithmetic operations in codes with a balanced number of additions and multiplications for FPGA devices. The variable shift operation is very slow in these devices. We propose a format that reduces the variable shifter penalty. It is based on a radix–64 representation such that the number of the possible shifts is considerably reduced. Thus, the execution time of the floating–point addition is highly optimized when it is performed in an FPGA device, which compensates for the multiplication penalty when a high radix is used, as experimental results have shown. Consequently, the main problem of previous specific highradix FPGA d...
License, which permits unrestricted use, distribution, and reproduction in any medium, provided the ...
This material is presented to ensure timely dissemination of scholarly and technical work. Copyright...
Abstract:- Floating-point reduction operations are a vital part of scientific computational kernels,...
This article proposes a family of high-radix floating-point representation to efficiently deal with ...
We are proposing a micro-architecture for high-performance IEEE floating-point addition that is base...
Abstract—With the density of FPGAs steadily increasing, FPGAs have reached the point where they are ...
Abstract—In this paper we describe an open source floating-point adder and multiplier implemented us...
A well-known problem in the computer science area is related to numerical data representation, whic...
This paper describes the parameterisation, implementation and evaluation of floating-point adders a...
This paper describes the parameterisation, implementation and eval-uation of floating-point adders a...
FPGAs are increasingly being used in the high performance and scientific computing community to impl...
Abstract — We present the design of an on-line IEEE floating-point (FP) adder. In on-line arithmetic...
We present low cost FPGA floating-point arithmetic circuits for all the common operations, i.e. addi...
Decimal floating point operations are important for applications that cannot tolerate errors from co...
Floating point numbers are used in many applications that would be well suited to a higher parallel...
License, which permits unrestricted use, distribution, and reproduction in any medium, provided the ...
This material is presented to ensure timely dissemination of scholarly and technical work. Copyright...
Abstract:- Floating-point reduction operations are a vital part of scientific computational kernels,...
This article proposes a family of high-radix floating-point representation to efficiently deal with ...
We are proposing a micro-architecture for high-performance IEEE floating-point addition that is base...
Abstract—With the density of FPGAs steadily increasing, FPGAs have reached the point where they are ...
Abstract—In this paper we describe an open source floating-point adder and multiplier implemented us...
A well-known problem in the computer science area is related to numerical data representation, whic...
This paper describes the parameterisation, implementation and evaluation of floating-point adders a...
This paper describes the parameterisation, implementation and eval-uation of floating-point adders a...
FPGAs are increasingly being used in the high performance and scientific computing community to impl...
Abstract — We present the design of an on-line IEEE floating-point (FP) adder. In on-line arithmetic...
We present low cost FPGA floating-point arithmetic circuits for all the common operations, i.e. addi...
Decimal floating point operations are important for applications that cannot tolerate errors from co...
Floating point numbers are used in many applications that would be well suited to a higher parallel...
License, which permits unrestricted use, distribution, and reproduction in any medium, provided the ...
This material is presented to ensure timely dissemination of scholarly and technical work. Copyright...
Abstract:- Floating-point reduction operations are a vital part of scientific computational kernels,...