This paper presents a mixed-signal neuro-fuzzy controller chip which, in terms of power consumption, input–output delay, and precision, performs as a fully analog implementation. However, it has much larger complexity than its purely analog counterparts. This combination of performance and complexity is achieved through the use of a mixed-signal architecture consisting of a programmable analog core of reduced complexity, and a strategy, and the associated mixed-signal circuitry, to cover the whole input space through the dynamic programming of this core. Since errors and delays are proportional to the reduced number of fuzzy rules included in the analog core, they are much smaller than in the case where the whole rule set is implemented ...
Outlines a systematic approach to design fuzzy inference systems using analog integrated circuits in...
This paper presents mixed-signal current-mode CMOS circuits to implement programmable fuzzy control...
The authors present a novel architecture for implementing general-purpose fuzzy chips which allows f...
This Paper presents a mixed-signal neuro-fuzzy controller chip which, in terms of power consumption...
Analog circuits provide better area/power efficiency than their digital counterparts for low-medium ...
Analog circuits provide better area/power efficiency than their digital counterparts for low-medium ...
Limits to precision impose limits to the complexity of analog circuits, hence fuzzy analog controll...
Limited precision imposes limits on the complexity of analogue circuits, and hence fuzzy analogue co...
The low/medium precision required for many fuzzy applications makes analog circuits natural candidat...
Analog circuits are natural candidates to design fuzzy chips with optimum speed/power figures for pr...
This paper describes a programmable fuzzy controller chip designed with mixed-signal IC techniques. ...
Presents a mixed-signal fuzzy controller chip and its application to control of DC motors. The contr...
Analog circuits are natural candidates to design fuzzy chips with optimum speed/power figures for pr...
This paper focus on the design of adaptive mixed-signal fuzzy chips. These chips have parallel archi...
We present a fuzzy inference chip capable to evaluate 16 programmable rules at a speed of 2.5Mflips ...
Outlines a systematic approach to design fuzzy inference systems using analog integrated circuits in...
This paper presents mixed-signal current-mode CMOS circuits to implement programmable fuzzy control...
The authors present a novel architecture for implementing general-purpose fuzzy chips which allows f...
This Paper presents a mixed-signal neuro-fuzzy controller chip which, in terms of power consumption...
Analog circuits provide better area/power efficiency than their digital counterparts for low-medium ...
Analog circuits provide better area/power efficiency than their digital counterparts for low-medium ...
Limits to precision impose limits to the complexity of analog circuits, hence fuzzy analog controll...
Limited precision imposes limits on the complexity of analogue circuits, and hence fuzzy analogue co...
The low/medium precision required for many fuzzy applications makes analog circuits natural candidat...
Analog circuits are natural candidates to design fuzzy chips with optimum speed/power figures for pr...
This paper describes a programmable fuzzy controller chip designed with mixed-signal IC techniques. ...
Presents a mixed-signal fuzzy controller chip and its application to control of DC motors. The contr...
Analog circuits are natural candidates to design fuzzy chips with optimum speed/power figures for pr...
This paper focus on the design of adaptive mixed-signal fuzzy chips. These chips have parallel archi...
We present a fuzzy inference chip capable to evaluate 16 programmable rules at a speed of 2.5Mflips ...
Outlines a systematic approach to design fuzzy inference systems using analog integrated circuits in...
This paper presents mixed-signal current-mode CMOS circuits to implement programmable fuzzy control...
The authors present a novel architecture for implementing general-purpose fuzzy chips which allows f...