In this thesis, we present a new simple and efficient VLSI architecture (DWT-SA) for computing the Discrete Wavelet Transform. The proposed architecture is systolic in nature, modular and extendible to 1-D or 2-D DWT transform of any size. The DWT-SA has been designed, simulated and implemented in silicon. The following are the features of the DWT-SA architecture: (1) It has an efficient (close to 100%) hardware utilization. (2) It works with data streams of arbitrary size. (3) The design is cascadable, for computation of one, two or three dimensional DWT. (4) It requires a minimum interface circuitry on the chip for purposes of interconnecting to a standard communication bus. The DWT-SA design has been implemented using CMOS 1.2 um technol...
[[abstract]]This manuscript presents a VLSI architecture and its design rule, called embedded instru...
In this paper, a scheme for the design of area efficient and high speed pipeline VLSI architecture f...
This paper describes an efficient implementation for a multi-level convolution based 1-D DWT hardwar...
Abstract: The work presents an implementation of discrete wavelet transform (DWT) using systolic arr...
Abstract—This paper presents a hardware-efficient systolic-like modular architecture for two-dimensi...
Wavelet transform coding has been drawing much attention because of its ability to decompose images ...
Abstract – This paper proposes a novel VLSI architecture to compute the DWT (discrete wavelet transf...
Conference PaperThis paper proposes a novel VLSI architecture to compute the DWT (discrete wavelet t...
This paper presents a VLSI implementation of One Dimensional Direct Discrete Wavelet transform (1-D ...
International audienceWavelet transform coding has been drawing much attention because of its abilit...
This paper proposes an efficient and simple architecture for 9/7 Discrete Wavelet Transform based on...
Discrete wavelet transform (DWT) is a mathematical technique that provides a new method for signal p...
In this paper, we propose a novel, efficient VLSI architecture for the implementation of one-dimensi...
Abstract. Although FPGA technology offers the potential of designing high performance systems at low...
This paper presents two architectures for 2-D discrete wavelet transform (DWT) and inverse DWT (IDWT...
[[abstract]]This manuscript presents a VLSI architecture and its design rule, called embedded instru...
In this paper, a scheme for the design of area efficient and high speed pipeline VLSI architecture f...
This paper describes an efficient implementation for a multi-level convolution based 1-D DWT hardwar...
Abstract: The work presents an implementation of discrete wavelet transform (DWT) using systolic arr...
Abstract—This paper presents a hardware-efficient systolic-like modular architecture for two-dimensi...
Wavelet transform coding has been drawing much attention because of its ability to decompose images ...
Abstract – This paper proposes a novel VLSI architecture to compute the DWT (discrete wavelet transf...
Conference PaperThis paper proposes a novel VLSI architecture to compute the DWT (discrete wavelet t...
This paper presents a VLSI implementation of One Dimensional Direct Discrete Wavelet transform (1-D ...
International audienceWavelet transform coding has been drawing much attention because of its abilit...
This paper proposes an efficient and simple architecture for 9/7 Discrete Wavelet Transform based on...
Discrete wavelet transform (DWT) is a mathematical technique that provides a new method for signal p...
In this paper, we propose a novel, efficient VLSI architecture for the implementation of one-dimensi...
Abstract. Although FPGA technology offers the potential of designing high performance systems at low...
This paper presents two architectures for 2-D discrete wavelet transform (DWT) and inverse DWT (IDWT...
[[abstract]]This manuscript presents a VLSI architecture and its design rule, called embedded instru...
In this paper, a scheme for the design of area efficient and high speed pipeline VLSI architecture f...
This paper describes an efficient implementation for a multi-level convolution based 1-D DWT hardwar...