[[abstract]]Three-dimensional (3D) integration using through silicon via (TSV) has been widely acknowledged as one future integrated-circuit (IC) technology. A 3D IC including multiple dies connected with TSVs offers many benefits over current 2D ICs. However, the testing of 3D ICs is much more difficult than that of 2D ICs. In this paper, we propose a cost-effective built-in self-test circuit (BIST) to test TSVs of a 3D IC. The BIST scheme, arranging the TSVs into arrays similar to memory, has the features of low test/diagnosis time and low silicon area cost. Simulation results show that the area overhead of the BIST circuit implemented with 0.18 mu m CMOS technology for a 16x32 TSV array in which each TSV cell size is 45 mu m(2) is 2.24%....
ISBN 978-1-4673-2084-9International audienceThree-dimensional (3D) integration by die-/wafer-level s...
Depuis plusieurs années, la complexité des circuits intégrés ne cesse d'augmenter : du SOC (System O...
Through-silicon vias (TSVs) are critical elements in 3-D integrated circuits susceptible to defects ...
© 2004-2012 IEEE. This paper presents a built-in self test (BIST) methodology, architecture and circ...
Abstract—Testing for three dimensional (3D) integrated cir-cuits (ICs) based on through-silicon-via ...
Abstract—3D stacked integrated circuits based on Through Silicon Vias (TSV) are promising with their...
As the traditional IC design migrates to three-dimensional integrated circuits (3D-ICs) design, new ...
[[abstract]]Pre-bond test is preferred for a three-dimensional integrated circuit (3D IC), since it ...
This book describes innovative techniques to address the testing needs of 3D stacked integrated circ...
Three-dimensional stacked ICs (3D-SICs) technology based on Through-Silicon Vias (TSVs) provides num...
[[abstract]]3-D integration provides another way to put more devices in a smaller footprint. However...
<p>Three-dimensional (3D) stacking using through-silicon vias (TSVs) promises higher integration lev...
[[abstract]]The three-dimensional (3D) integration technology using through silicon via (TSV) provid...
built-in self test integrated circuit testing three-dimensional integrated circuitsThrough Silicon V...
With sub-micron silicon processing technology reaching under 30nm, it becomes more difficult for in...
ISBN 978-1-4673-2084-9International audienceThree-dimensional (3D) integration by die-/wafer-level s...
Depuis plusieurs années, la complexité des circuits intégrés ne cesse d'augmenter : du SOC (System O...
Through-silicon vias (TSVs) are critical elements in 3-D integrated circuits susceptible to defects ...
© 2004-2012 IEEE. This paper presents a built-in self test (BIST) methodology, architecture and circ...
Abstract—Testing for three dimensional (3D) integrated cir-cuits (ICs) based on through-silicon-via ...
Abstract—3D stacked integrated circuits based on Through Silicon Vias (TSV) are promising with their...
As the traditional IC design migrates to three-dimensional integrated circuits (3D-ICs) design, new ...
[[abstract]]Pre-bond test is preferred for a three-dimensional integrated circuit (3D IC), since it ...
This book describes innovative techniques to address the testing needs of 3D stacked integrated circ...
Three-dimensional stacked ICs (3D-SICs) technology based on Through-Silicon Vias (TSVs) provides num...
[[abstract]]3-D integration provides another way to put more devices in a smaller footprint. However...
<p>Three-dimensional (3D) stacking using through-silicon vias (TSVs) promises higher integration lev...
[[abstract]]The three-dimensional (3D) integration technology using through silicon via (TSV) provid...
built-in self test integrated circuit testing three-dimensional integrated circuitsThrough Silicon V...
With sub-micron silicon processing technology reaching under 30nm, it becomes more difficult for in...
ISBN 978-1-4673-2084-9International audienceThree-dimensional (3D) integration by die-/wafer-level s...
Depuis plusieurs années, la complexité des circuits intégrés ne cesse d'augmenter : du SOC (System O...
Through-silicon vias (TSVs) are critical elements in 3-D integrated circuits susceptible to defects ...