[[abstract]]This paper proposes a packet-based verification platform with serial link interface for emulating the hardware of the heterogeneous IPs before tape out. With the serial link interface Serializer/Deserializer (SerDes) added between IPs, significant amount of pin counts can be reduced in the platform. An adapter is inserted between IP and SerDes to convert parallel bus into packets and handle the handshaking. Under our proposed adapter architecture and handshaking scheme, the limitation on the number of the master adapter is eliminated compared with Bus-based Advanced High-performance Bus (AHB) architecture. Simulation results show the data transfer through our proposed architecture works correctly without the limitation on the nu...
Deep packet inspection is becoming prevalent for modern network processing systems. They inspect pac...
The system-level protocol verification of a high-end FPGA with an embedded high-speed serial interfa...
Complex protocols describing the communication or storage of binary data are difficult to describe p...
In Internet of Everything (IoE) or heterogeneous IoTs, there exist a plethora of protocols and inter...
none4noPlugging an IP core into an embedded platform implies the generation of a device driver compl...
This chapter discusses how addressing information, control information, and data are encapsulated in...
A typical verification intellectual property (VIP) of a bus protocol such as ARM advanced micro-cont...
Today, in the world of ASICs and system-on-chip (SoC) designs which consists of millions of transist...
A typical verification IP (VIP) of a bus protocol such as ARM AMBA or PCI consists of a set of asser...
Abstract—During the last decades, the Internet has steadily developed into a mass medium. The target...
A library of layered protocol wrappers has been developed that process Internet packets in reconfigu...
Bus based system-on-a-Chip (SoC) design has become the major integrated methodology for shortening S...
A network emulator, such as the Internet Protocol Traffic and Network Emulator (IP-TNE), enables rea...
A library of layered protocol wrappers has been developed that process Internet packets in reconfigu...
The reference router implementation on the NetFPGA platform has been changed in order to hijack the ...
Deep packet inspection is becoming prevalent for modern network processing systems. They inspect pac...
The system-level protocol verification of a high-end FPGA with an embedded high-speed serial interfa...
Complex protocols describing the communication or storage of binary data are difficult to describe p...
In Internet of Everything (IoE) or heterogeneous IoTs, there exist a plethora of protocols and inter...
none4noPlugging an IP core into an embedded platform implies the generation of a device driver compl...
This chapter discusses how addressing information, control information, and data are encapsulated in...
A typical verification intellectual property (VIP) of a bus protocol such as ARM advanced micro-cont...
Today, in the world of ASICs and system-on-chip (SoC) designs which consists of millions of transist...
A typical verification IP (VIP) of a bus protocol such as ARM AMBA or PCI consists of a set of asser...
Abstract—During the last decades, the Internet has steadily developed into a mass medium. The target...
A library of layered protocol wrappers has been developed that process Internet packets in reconfigu...
Bus based system-on-a-Chip (SoC) design has become the major integrated methodology for shortening S...
A network emulator, such as the Internet Protocol Traffic and Network Emulator (IP-TNE), enables rea...
A library of layered protocol wrappers has been developed that process Internet packets in reconfigu...
The reference router implementation on the NetFPGA platform has been changed in order to hijack the ...
Deep packet inspection is becoming prevalent for modern network processing systems. They inspect pac...
The system-level protocol verification of a high-end FPGA with an embedded high-speed serial interfa...
Complex protocols describing the communication or storage of binary data are difficult to describe p...