[[abstract]]This paper presents low-voltage low-power CMOS circuit design techniques for an intermediate frequency (IF) limiting amplifier and received signal strength indicator (RSSI). The architecture of the limiting amplifier and RSSI employed is determined by the optimal power consumption for a specified speed, overall gain, and accuracy. Each gain cell of the limiting amplifier employs folded diode load for low-voltage operation. Offset is reduced by a cross-connected source-coupled pair offset subtractor that is along the signal path. Full-wave current rectification and summation are employed in the RSSI circuit to achieve high precision while maintaining low voltage and low power. Using a single 2-V supply voltage, measured results d...
SUMMARY A low-power low-noise intermediate-frequency (IF) cir-cuit is proposed for Gaussian frequenc...
Wireless communication receivers work with radio fre-quency (RF) input signals with a huge dynamic r...
A low-voltage analog multiplier operating at 1.2V is presented. The multiplier core consists of four...
This paper presents a low-power CMOS receiving signal strength indicator (RSSI). The main architectu...
[[abstract]]This paper presents low-voltage low-power limiter, RSSI, and demodulator designs for a l...
Abstract — A receiving signal strength indicator (RSSI) built with transconductance amplifiers is pr...
[[abstract]]This paper presents a low-voltage low-power IF 455 kHz signal processor that contains a ...
Abstract—This paper presents a fast received signal strength indicator (RSSI) circuit for wireless c...
[[abstract]]This paper presents a low-voltage low-power IF 455-kHz signal processor that contains a ...
Abstract—This paper describes a CMOS programmable gain amplifier (PGA) that maintains a 3-dB bandwid...
Designing analog circuits that can operate from low supply voltages has become ofincreasing importan...
In this paper a CMOS operational amplifier is presented which operates at 2V power supply and 1uA in...
Minaei, Shahram (Dogus Author)In this paper a new low-voltage low-power instrumentation amplifier (I...
ABSTRACT In this paper a CMOS operational amplifier is presented which operates at 2V power supply a...
此論文研究使用連續檢測對數放大器架構設計接收信號強度指示電路,使用製程為TSMC 0.18μm CMOS製程和TSMC 40nm CMOS製程。其中連續檢測對數放大器架構是由限制放大器、非對稱源極耦合...
SUMMARY A low-power low-noise intermediate-frequency (IF) cir-cuit is proposed for Gaussian frequenc...
Wireless communication receivers work with radio fre-quency (RF) input signals with a huge dynamic r...
A low-voltage analog multiplier operating at 1.2V is presented. The multiplier core consists of four...
This paper presents a low-power CMOS receiving signal strength indicator (RSSI). The main architectu...
[[abstract]]This paper presents low-voltage low-power limiter, RSSI, and demodulator designs for a l...
Abstract — A receiving signal strength indicator (RSSI) built with transconductance amplifiers is pr...
[[abstract]]This paper presents a low-voltage low-power IF 455 kHz signal processor that contains a ...
Abstract—This paper presents a fast received signal strength indicator (RSSI) circuit for wireless c...
[[abstract]]This paper presents a low-voltage low-power IF 455-kHz signal processor that contains a ...
Abstract—This paper describes a CMOS programmable gain amplifier (PGA) that maintains a 3-dB bandwid...
Designing analog circuits that can operate from low supply voltages has become ofincreasing importan...
In this paper a CMOS operational amplifier is presented which operates at 2V power supply and 1uA in...
Minaei, Shahram (Dogus Author)In this paper a new low-voltage low-power instrumentation amplifier (I...
ABSTRACT In this paper a CMOS operational amplifier is presented which operates at 2V power supply a...
此論文研究使用連續檢測對數放大器架構設計接收信號強度指示電路,使用製程為TSMC 0.18μm CMOS製程和TSMC 40nm CMOS製程。其中連續檢測對數放大器架構是由限制放大器、非對稱源極耦合...
SUMMARY A low-power low-noise intermediate-frequency (IF) cir-cuit is proposed for Gaussian frequenc...
Wireless communication receivers work with radio fre-quency (RF) input signals with a huge dynamic r...
A low-voltage analog multiplier operating at 1.2V is presented. The multiplier core consists of four...