[[abstract]]In this paper we propose a novel built-in self-test (BIST) design for embedded SRAM cores. Our contribution includes a compact and efficient BIST circuit with diagnosis support and an automatic diagnostic system. The diagnosis module of our BIST circuit can capture the error syndromes as well as fault locations for the purposes of repair and fault/failure analysis. In addition, our design provides programmability for custom March algorithms with lower hardware cost. The combination of the on-line programming mode and diagnostic system dramatically reduces the effort in design debugging and yield enhancement. We have designed and implemented test chips with our BIST design. Experimental results show that the area overhead of the ...
Built-in self -test (BIST) refers to those testing techniques where additional hardware is added to ...
Abstract- This paper proposes Built-In Self-Repair Analyzer (BISR) strategy with Redundancy which is...
[[abstract]]Memory testing is becoming the dominant factor in testing a system-on-chip (SOC), with t...
[[abstract]]Embedded memory test and diagnosis is becoming an important issue in system-on-chip (SOC...
[[abstract]]Testing and diagnosis are important issues in system-on-chip (SoC) development, as more ...
Abstract. We have introduced a low-cost at-speed BIST architecture that enables conventional micropr...
Embedded random access memories (RAMs) are increasingly being tested using built-in self-test (BIST)...
[[abstract]]We propose an embedded processor-based built-in self-repair (BISR) design for embedded m...
Abstract—As there are increasing functionalities in modern system-on-chip (SOC) design, the amount o...
[[abstract]]© 1999 Institute of Electrical and Electronics Engineers - The programmable BIST design ...
We have developed an algorithm by which to enable conventional microprocessors to test their on-chip...
For system-on-chip designs that contain an embedded processor, this paper present a software based d...
Abstract- Embedded RAMs are those whose address, data, and read/write controls cannot be directly co...
A new low power LP scan based built in self test BIST technique is proposed based on weighted pseudo...
[[abstract]]In the present invention a built in self test (BIST) for an embedded memory is described...
Built-in self -test (BIST) refers to those testing techniques where additional hardware is added to ...
Abstract- This paper proposes Built-In Self-Repair Analyzer (BISR) strategy with Redundancy which is...
[[abstract]]Memory testing is becoming the dominant factor in testing a system-on-chip (SOC), with t...
[[abstract]]Embedded memory test and diagnosis is becoming an important issue in system-on-chip (SOC...
[[abstract]]Testing and diagnosis are important issues in system-on-chip (SoC) development, as more ...
Abstract. We have introduced a low-cost at-speed BIST architecture that enables conventional micropr...
Embedded random access memories (RAMs) are increasingly being tested using built-in self-test (BIST)...
[[abstract]]We propose an embedded processor-based built-in self-repair (BISR) design for embedded m...
Abstract—As there are increasing functionalities in modern system-on-chip (SOC) design, the amount o...
[[abstract]]© 1999 Institute of Electrical and Electronics Engineers - The programmable BIST design ...
We have developed an algorithm by which to enable conventional microprocessors to test their on-chip...
For system-on-chip designs that contain an embedded processor, this paper present a software based d...
Abstract- Embedded RAMs are those whose address, data, and read/write controls cannot be directly co...
A new low power LP scan based built in self test BIST technique is proposed based on weighted pseudo...
[[abstract]]In the present invention a built in self test (BIST) for an embedded memory is described...
Built-in self -test (BIST) refers to those testing techniques where additional hardware is added to ...
Abstract- This paper proposes Built-In Self-Repair Analyzer (BISR) strategy with Redundancy which is...
[[abstract]]Memory testing is becoming the dominant factor in testing a system-on-chip (SOC), with t...