[[abstract]]A high-resolution all-digital duty-cycle corrector (ADDCC) with a novel pulse-width detector in cell-based design is presented. This work provides a wider acceptable duty-cycle range from 10% to 90% and a larger operation frequency range from 100MHz to 3.6GHz. We rely on an “Exponentially Segmented Binary Search” method for increasing the locking speed. Based on three types of circuit elements - Expand Element, Shrink Element, and Fine-Tuning Element, the clock's pulse width could be controlled accurately by a resolution as low as 2.8ps, and thereby achieving 50% duty-cycle within less than ±0.5% error in SPICE simulation. This proposed DCC, equipped with a new Pulse-Width Detector which can not only detect 50% duty-cycle precis...
[[abstract]]In the paper, a novel 2.56/3.2Gb/s full-rate phase detector is developed for integration...
A wide-range all-digital duty-cycle corrector with output clock phase alignment in 65nm CMO
The use of digital pulse-width modulators (DPWMs) as controllers for dc-dc converters is becoming mo...
Abstract — In high-speed data transmission applications, such as double data rate memory and double ...
Abstract — A system clock with a 50 % duty cycle is demanded in high-speed data communication applic...
Abstract—A wide-range all-digital duty-cycle corrector (ADDCC) with output clock phase alignment is ...
[[abstract]]A synchronous and highly accurate all-digital duty-cycle corrector (ADDCC), which uses s...
In circuits, clocks usually play a very important role. Whenever data needs to be sampled, it is don...
In circuits, clocks usually play a very important role. Whenever data needs to be sampled, it is don...
In circuits, clocks usually play a very important role. Whenever data needs to be sampled, it is don...
Abstract ಧ In this paper, a low-power delay-recycled all-digital duty-cycle corrector (ADDCC) is pre...
A duty-cycle correction technique using a novel pulsewidth modification cell is demonstrated across ...
[[abstract]]This paper presents the design of a new ADDLL for clock synchronization in a SoC, regard...
Abstract This paper proposes a small‐area and low‐power all‐digital duty cycle corrector with de‐ske...
AbstractMore and more systems use double-sampling or double data rate techniques to ensure electroni...
[[abstract]]In the paper, a novel 2.56/3.2Gb/s full-rate phase detector is developed for integration...
A wide-range all-digital duty-cycle corrector with output clock phase alignment in 65nm CMO
The use of digital pulse-width modulators (DPWMs) as controllers for dc-dc converters is becoming mo...
Abstract — In high-speed data transmission applications, such as double data rate memory and double ...
Abstract — A system clock with a 50 % duty cycle is demanded in high-speed data communication applic...
Abstract—A wide-range all-digital duty-cycle corrector (ADDCC) with output clock phase alignment is ...
[[abstract]]A synchronous and highly accurate all-digital duty-cycle corrector (ADDCC), which uses s...
In circuits, clocks usually play a very important role. Whenever data needs to be sampled, it is don...
In circuits, clocks usually play a very important role. Whenever data needs to be sampled, it is don...
In circuits, clocks usually play a very important role. Whenever data needs to be sampled, it is don...
Abstract ಧ In this paper, a low-power delay-recycled all-digital duty-cycle corrector (ADDCC) is pre...
A duty-cycle correction technique using a novel pulsewidth modification cell is demonstrated across ...
[[abstract]]This paper presents the design of a new ADDLL for clock synchronization in a SoC, regard...
Abstract This paper proposes a small‐area and low‐power all‐digital duty cycle corrector with de‐ske...
AbstractMore and more systems use double-sampling or double data rate techniques to ensure electroni...
[[abstract]]In the paper, a novel 2.56/3.2Gb/s full-rate phase detector is developed for integration...
A wide-range all-digital duty-cycle corrector with output clock phase alignment in 65nm CMO
The use of digital pulse-width modulators (DPWMs) as controllers for dc-dc converters is becoming mo...