[[abstract]]Testing path delay faults (PDFs) in VLSI circuits is becoming an important issue as we enter the deep submicron age. However, it is difficult in general, since the number of faults normally is very large and most faults are hard to sensitize. To make delay fault testing and test synthesis easier, we propose a probabilistic PDF model. We investigate probability density functions for wire and path delay size to model the fault effect in the circuit under test. In our approach, delay fault size is assumed to be randomly distributed. An analytical model is proposed to evaluate the PDF coverage. We show that the fault size of the undetected paths can be greatly reduced if these paths are conjoined with other detected paths. Therefore...
Delay faults are an increasingly important test challenge. Traditional delay fault models are incomp...
[[abstract]]Testing for performance problems of FPGAs has become an important task for ever-increasi...
This paper presents a probabilistic approach to the detection of analog faults (i.e., transistors st...
This paper presents an improved measure for the dynamic functionality of a logic circuit, called del...
Path selection and generating tests for small delay faults is an important issue in the delay fault ...
Abstract The implementation of a system for analyzing circuits with respect to their path-delay faul...
In this paper, we present an approach to reduce overtesting of path delay faults (PDFs). To reduce t...
Modern day IC design has drawn a lot of attention towards the path delay fault model (PDF) [1], whic...
Modern day IC design has drawn a lot of attention towards the path delay fault model (PDF) [1], whic...
[[abstract]]Diagnosis tools can be used to speed up the process for finding the root causes of funct...
[[abstract]]Diagnosis tools can be used to speed up the process for finding the root causes of funct...
The failure of devices due to timing-related defects is becoming increasingly prominent in the nanom...
We propose a coverage metric and a two-pass test generation method for path delay faults in combinat...
We propose a coverage metric and a two-pass test generation method for path delay faults in combinat...
The failure of devices due to timing-related defects is becoming increasingly prominent in the nanom...
Delay faults are an increasingly important test challenge. Traditional delay fault models are incomp...
[[abstract]]Testing for performance problems of FPGAs has become an important task for ever-increasi...
This paper presents a probabilistic approach to the detection of analog faults (i.e., transistors st...
This paper presents an improved measure for the dynamic functionality of a logic circuit, called del...
Path selection and generating tests for small delay faults is an important issue in the delay fault ...
Abstract The implementation of a system for analyzing circuits with respect to their path-delay faul...
In this paper, we present an approach to reduce overtesting of path delay faults (PDFs). To reduce t...
Modern day IC design has drawn a lot of attention towards the path delay fault model (PDF) [1], whic...
Modern day IC design has drawn a lot of attention towards the path delay fault model (PDF) [1], whic...
[[abstract]]Diagnosis tools can be used to speed up the process for finding the root causes of funct...
[[abstract]]Diagnosis tools can be used to speed up the process for finding the root causes of funct...
The failure of devices due to timing-related defects is becoming increasingly prominent in the nanom...
We propose a coverage metric and a two-pass test generation method for path delay faults in combinat...
We propose a coverage metric and a two-pass test generation method for path delay faults in combinat...
The failure of devices due to timing-related defects is becoming increasingly prominent in the nanom...
Delay faults are an increasingly important test challenge. Traditional delay fault models are incomp...
[[abstract]]Testing for performance problems of FPGAs has become an important task for ever-increasi...
This paper presents a probabilistic approach to the detection of analog faults (i.e., transistors st...