[[abstract]]Hundreds of memory cores can be found on a typical system-on-chip (SOC) today. Diagnosing such a large number of memory cores using a conventional built-in self-test (BIST) architecture consumes too much time, as its on-chip diagnostics support is for sequential diagnosis only. In this paper, we present a memory BIST architecture with parallel diagnosis scheme. The proposed parallel built-in self-diagnosis (PBISD) scheme was developed to work with our existing memory optimization and reconfiguration (MORE) system, which configures small memory cores into the large one specified by the user, subject to the power and geometry constraints. With PBISD and MORE, memory test and diagnosis can be done in a much shorter time, and the wh...
Embedded random access memories (RAMs) are increasingly being tested using built-in self-test (BIST)...
Memory requirements are constantly increasing in System on Chip (SoC) devices. To keep on with this...
[[abstract]]We propose an embedded processor-based built-in self-repair (BISR) design for embedded m...
[[abstract]]Memory testing is becoming the dominant factor in testing a system-on-chip (SOC), with t...
[[abstract]]Embedded memory test and diagnosis is becoming an important issue in system-on-chip (SOC...
[[abstract]]Testing and diagnosis are important issues in system-on-chip (SoC) development, as more ...
[[abstract]]The objective of this paper is to present a cost-effective fault diagnosis methodology f...
The design and architecture of a reconfigurable memory BIST unit is presented. The proposed memory B...
Abstract—As there are increasing functionalities in modern system-on-chip (SOC) design, the amount o...
[[abstract]]In this paper we propose a novel built-in self-test (BIST) design for embedded SRAM core...
[[abstract]]A system-on-chip (SOC) usually consists of many memory cores with different sizes and fu...
[[abstract]]We present a memory built-in self-diagnosis (BISD) design that incorporates a fault synd...
In deep submicron Systems-on-Chip, embedded memories are consuming a growing part of the die area. T...
With the advent of deep-submicron VLSI technology, core-based system-on-chip (SOC) design is attract...
For system-on-chip designs that contain an embedded processor, this paper present a software based d...
Embedded random access memories (RAMs) are increasingly being tested using built-in self-test (BIST)...
Memory requirements are constantly increasing in System on Chip (SoC) devices. To keep on with this...
[[abstract]]We propose an embedded processor-based built-in self-repair (BISR) design for embedded m...
[[abstract]]Memory testing is becoming the dominant factor in testing a system-on-chip (SOC), with t...
[[abstract]]Embedded memory test and diagnosis is becoming an important issue in system-on-chip (SOC...
[[abstract]]Testing and diagnosis are important issues in system-on-chip (SoC) development, as more ...
[[abstract]]The objective of this paper is to present a cost-effective fault diagnosis methodology f...
The design and architecture of a reconfigurable memory BIST unit is presented. The proposed memory B...
Abstract—As there are increasing functionalities in modern system-on-chip (SOC) design, the amount o...
[[abstract]]In this paper we propose a novel built-in self-test (BIST) design for embedded SRAM core...
[[abstract]]A system-on-chip (SOC) usually consists of many memory cores with different sizes and fu...
[[abstract]]We present a memory built-in self-diagnosis (BISD) design that incorporates a fault synd...
In deep submicron Systems-on-Chip, embedded memories are consuming a growing part of the die area. T...
With the advent of deep-submicron VLSI technology, core-based system-on-chip (SOC) design is attract...
For system-on-chip designs that contain an embedded processor, this paper present a software based d...
Embedded random access memories (RAMs) are increasingly being tested using built-in self-test (BIST)...
Memory requirements are constantly increasing in System on Chip (SoC) devices. To keep on with this...
[[abstract]]We propose an embedded processor-based built-in self-repair (BISR) design for embedded m...