[[abstract]]In this paper, we propose the idea of temporal logic replication in dynamically reconfigurable field-programmable gate array partitioning to reduce the communication cost. We show that this is a very effective means to reduce the communication cost by taking advantage of the slack logic capacity available. Given a K-stage temporal partition, the min-area min-cut replication problem is defined and we present an optimal algorithm to solve it. We also present a flow-based replication heuristic which is applicable when there is a tight area bound that limits the amount of possible replication. In addition, we show a correct network flow model for partitioning sequential circuits temporally and propose a new hierarchical How-based pe...
[[abstract]]Improving logic density by time-sharing, time-multiplexed FPGAs (TMFPGAs) have become an...
[[abstract]]Logic replication is known to be an effective technique to reduce the number of cut nets...
In this paper, we present an algorithm for circuit partitioning with complex resource constraints in...
[[abstract]]In this paper, we propose the idea of temporal logic replication in dynamically reconfig...
Abstract—A fundamental feature of Dynamically Reconfigurable FPGAs (DRFPGAs) is that the logic and i...
In reconfigurable computing systems, full reconfigurable FPGA are evolving rapidly, due to their fle...
The recent introduction of partially-reconfigurable-field-programmable gate arrays (PRFPGAs) has led...
[[abstract]]This paper presents a new performance-driven partitioning method for multi-FPGA designs....
[[abstract]]Due to the precedence constraints among vertices, the partitioning problem for time-mult...
Abstract—Due to the precedence constraints among vertices, the partitioning problem for time-multipl...
This paper presents a new performance-driven partitioning method for multi-FPGA designs. The propose...
[[abstract]]Logic replication is known to be an effective technique to reduce the number of cut nets...
In this paper, we introduce a new recursive partitioning paradigm PROP which combines partitioning, ...
[[abstract]]Logic replication is known to be an effective technique to reduce the number of cut nets...
[[abstract]]Logic replication is known to be an effective technique to reduce the number of cut nets...
[[abstract]]Improving logic density by time-sharing, time-multiplexed FPGAs (TMFPGAs) have become an...
[[abstract]]Logic replication is known to be an effective technique to reduce the number of cut nets...
In this paper, we present an algorithm for circuit partitioning with complex resource constraints in...
[[abstract]]In this paper, we propose the idea of temporal logic replication in dynamically reconfig...
Abstract—A fundamental feature of Dynamically Reconfigurable FPGAs (DRFPGAs) is that the logic and i...
In reconfigurable computing systems, full reconfigurable FPGA are evolving rapidly, due to their fle...
The recent introduction of partially-reconfigurable-field-programmable gate arrays (PRFPGAs) has led...
[[abstract]]This paper presents a new performance-driven partitioning method for multi-FPGA designs....
[[abstract]]Due to the precedence constraints among vertices, the partitioning problem for time-mult...
Abstract—Due to the precedence constraints among vertices, the partitioning problem for time-multipl...
This paper presents a new performance-driven partitioning method for multi-FPGA designs. The propose...
[[abstract]]Logic replication is known to be an effective technique to reduce the number of cut nets...
In this paper, we introduce a new recursive partitioning paradigm PROP which combines partitioning, ...
[[abstract]]Logic replication is known to be an effective technique to reduce the number of cut nets...
[[abstract]]Logic replication is known to be an effective technique to reduce the number of cut nets...
[[abstract]]Improving logic density by time-sharing, time-multiplexed FPGAs (TMFPGAs) have become an...
[[abstract]]Logic replication is known to be an effective technique to reduce the number of cut nets...
In this paper, we present an algorithm for circuit partitioning with complex resource constraints in...