[[abstract]]Clock skew minimization has been an important design constraint. However, due to the complexity of Process, Voltage, and Temperature (PVT) variations, the minimization of clock skew has faced a great challenge. To overcome the influence of PVT variations, several previous works proposed Post Silicon Tuning (PST) architecture to dynamically balance the skew of a clock tree. In the PST architecture, there are two main components: Adjustable Delay Buffer (ADB) and Phase Detector (PD). Most previous works focus on determining good positions of ADBs in a PST design. In this paper, we first show that which pairs of FFs are connected to PDs, called PD structure, also greatly influence the complexity of hardware control for a PST design...
Clock skew constraint satisfaction is one of the most important tasks in the clock network design, e...
[[abstract]]In modern sequential VLSI designs, clock tree plays an important role in synchronizing d...
In a synchronous clock distribution network with negligible skews, digital circuits switch simultane...
[[abstract]]Clock skew optimization continues to be an important concern in circuit designs. To over...
Synchronous clock distribution continues to be the dominant timing methodology for very large scale ...
[[abstract]]In synchronous circuit designs, clock skew is difficult to minimize because a single phy...
[[abstract]]In synchronous circuit designs, clock skew is difficult to minimize because a single phy...
In nanometer-scale VLSI physical design, clock tree becomes a major concern on determining the total...
Power densities and temperatures in today's high performance circuits have reached alarmingly high l...
Clock generation and distribution are getting difficult due to increased die size and increased numb...
In synchronous circuit design, data is processed in an orderly fashion with the help of sequential e...
The thermal gradients existing in high-performance circuits may significantly affect their timing be...
The thermal gradients existing in high-performance circuits may significantly affect their timing be...
The thermal gradients existing in high-performance circuits may significantly affect their timing be...
[[abstract]]©2009 ACM-In modern sequential VLSI designs, clock tree plays an important role in synch...
Clock skew constraint satisfaction is one of the most important tasks in the clock network design, e...
[[abstract]]In modern sequential VLSI designs, clock tree plays an important role in synchronizing d...
In a synchronous clock distribution network with negligible skews, digital circuits switch simultane...
[[abstract]]Clock skew optimization continues to be an important concern in circuit designs. To over...
Synchronous clock distribution continues to be the dominant timing methodology for very large scale ...
[[abstract]]In synchronous circuit designs, clock skew is difficult to minimize because a single phy...
[[abstract]]In synchronous circuit designs, clock skew is difficult to minimize because a single phy...
In nanometer-scale VLSI physical design, clock tree becomes a major concern on determining the total...
Power densities and temperatures in today's high performance circuits have reached alarmingly high l...
Clock generation and distribution are getting difficult due to increased die size and increased numb...
In synchronous circuit design, data is processed in an orderly fashion with the help of sequential e...
The thermal gradients existing in high-performance circuits may significantly affect their timing be...
The thermal gradients existing in high-performance circuits may significantly affect their timing be...
The thermal gradients existing in high-performance circuits may significantly affect their timing be...
[[abstract]]©2009 ACM-In modern sequential VLSI designs, clock tree plays an important role in synch...
Clock skew constraint satisfaction is one of the most important tasks in the clock network design, e...
[[abstract]]In modern sequential VLSI designs, clock tree plays an important role in synchronizing d...
In a synchronous clock distribution network with negligible skews, digital circuits switch simultane...