[[abstract]]Power Gating is effective for reducing leakage power. Previously, a Distributed Sleep Transistor Network (DSTN) was proposed to reduce the sleep transistor area by connecting all the virtual ground lines together to minimize the Maximum Instantaneous Current (MIC) through sleep transistors. In this paper, we propose a new methodology for determining the size of sleep transistors for the DSTN structure. We present novel algorithms and theorems for efficiently estimating a tight upper bound of the voltage drop. We also present efficient heurists for minimizing the sizes of sleep transistors. Our experimental results are very exciting.[[fileno]]2030219030030[[department]]資訊工程學
Leakage power has grown significantly and is a major challenge in SoC design. Among SoC's compo...
[[abstract]]Power gating has been a very effective way to reduce leakage power. One important design...
With the growing scaling of technology, leakage power dissipation has become a critical issue of VLS...
[[abstract]]One of the effective techniques to reduce leakage power is power gating. Previously, a D...
[[abstract]]Power Gating is effective for reducing leakage power. Previously, a Distributed Sleep Tr...
[[abstract]]Power gating is one of the most effective ways to reduce leakage power. In this paper, w...
Power gating is one of the most effective ways to reduce leakage power. In this paper, we introduce ...
Leakage power has become a serious concern in nanometer CMOS technologies, and power-gating has show...
Abstract—Power gating is an effective way to reduce leakage power. This technique uses high Vth tran...
[[abstract]]©2009 IEEE-During the power mode transition, simultaneously turning on sleep transistors...
Leakage power reduction in nano-CMOS designs has gained tremendous interest both in academia and ind...
The use of sleep transistors as power-gating elements to cut-off sub-threshold leakage stand-by curr...
Sleep transistor insertion is a key step in low power design methodologies for nanometer CMOS. In th...
Sleep transistor insertion is a key step in low power design methodologies for nanometer CMOS. In th...
[[abstract]]©2008 IEEE-Leakage power has become a major concern in mobile device and power gating is...
Leakage power has grown significantly and is a major challenge in SoC design. Among SoC's compo...
[[abstract]]Power gating has been a very effective way to reduce leakage power. One important design...
With the growing scaling of technology, leakage power dissipation has become a critical issue of VLS...
[[abstract]]One of the effective techniques to reduce leakage power is power gating. Previously, a D...
[[abstract]]Power Gating is effective for reducing leakage power. Previously, a Distributed Sleep Tr...
[[abstract]]Power gating is one of the most effective ways to reduce leakage power. In this paper, w...
Power gating is one of the most effective ways to reduce leakage power. In this paper, we introduce ...
Leakage power has become a serious concern in nanometer CMOS technologies, and power-gating has show...
Abstract—Power gating is an effective way to reduce leakage power. This technique uses high Vth tran...
[[abstract]]©2009 IEEE-During the power mode transition, simultaneously turning on sleep transistors...
Leakage power reduction in nano-CMOS designs has gained tremendous interest both in academia and ind...
The use of sleep transistors as power-gating elements to cut-off sub-threshold leakage stand-by curr...
Sleep transistor insertion is a key step in low power design methodologies for nanometer CMOS. In th...
Sleep transistor insertion is a key step in low power design methodologies for nanometer CMOS. In th...
[[abstract]]©2008 IEEE-Leakage power has become a major concern in mobile device and power gating is...
Leakage power has grown significantly and is a major challenge in SoC design. Among SoC's compo...
[[abstract]]Power gating has been a very effective way to reduce leakage power. One important design...
With the growing scaling of technology, leakage power dissipation has become a critical issue of VLS...