[[abstract]]In synchronous circuit designs, clock skew is difficult to minimize because a single physical layout of a clock tree must satisfy multiple constraints in a complicated power mode environment where certain modules may operate with different voltages. In this paper, we use adjustable delay buffers (ADB) whose delays can be tuned or adjusted to minimize clock skew under different power modes. Assuming that the positions of k ADBs are already determined, we first propose a linear-time optimal algorithm which assigns the values of ADBs so that the skew is optimal among all possible ADB assignments with a possibility of latency penalty. Then, we propose a modified optimal algorithm without latency penalty. We also propose an efficient...
In 21st-Century VLSI design, clocking plays crucial roles for both performance and timing convergenc...
In this thesis, an optimization framework is proposed to synthesize clock trees with useful skews. T...
Power is a primary concern in modern circuits. Clock distribution networks, in particular, are an es...
[[abstract]]In synchronous circuit designs, clock skew is difficult to minimize because a single phy...
Clock skew constraint satisfaction is one of the most important tasks in the clock network design, e...
This paper proposes a graph-based algorithm for solving the adjustable delay buffer (ADB) allocation...
[[abstract]]Clock skew optimization is a complicated problem in modern VLSI technologies because cir...
[[abstract]]Clock skew optimization continues to be an important concern in circuit designs. To over...
[[abstract]]Clock skew minimization has been an important design constraint. However, due to the com...
The thermal gradients existing in high-performance circuits may significantly affect their timing be...
The thermal gradients existing in high-performance circuits may significantly affect their timing be...
The thermal gradients existing in high-performance circuits may significantly affect their timing be...
[[abstract]]To conserve energy, a design which utilizes different power modes has been widely adopte...
In synchronous circuit design, data is processed in an orderly fashion with the help of sequential e...
In a synchronous clock distribution network with negligible skews, digital circuits switch simultane...
In 21st-Century VLSI design, clocking plays crucial roles for both performance and timing convergenc...
In this thesis, an optimization framework is proposed to synthesize clock trees with useful skews. T...
Power is a primary concern in modern circuits. Clock distribution networks, in particular, are an es...
[[abstract]]In synchronous circuit designs, clock skew is difficult to minimize because a single phy...
Clock skew constraint satisfaction is one of the most important tasks in the clock network design, e...
This paper proposes a graph-based algorithm for solving the adjustable delay buffer (ADB) allocation...
[[abstract]]Clock skew optimization is a complicated problem in modern VLSI technologies because cir...
[[abstract]]Clock skew optimization continues to be an important concern in circuit designs. To over...
[[abstract]]Clock skew minimization has been an important design constraint. However, due to the com...
The thermal gradients existing in high-performance circuits may significantly affect their timing be...
The thermal gradients existing in high-performance circuits may significantly affect their timing be...
The thermal gradients existing in high-performance circuits may significantly affect their timing be...
[[abstract]]To conserve energy, a design which utilizes different power modes has been widely adopte...
In synchronous circuit design, data is processed in an orderly fashion with the help of sequential e...
In a synchronous clock distribution network with negligible skews, digital circuits switch simultane...
In 21st-Century VLSI design, clocking plays crucial roles for both performance and timing convergenc...
In this thesis, an optimization framework is proposed to synthesize clock trees with useful skews. T...
Power is a primary concern in modern circuits. Clock distribution networks, in particular, are an es...