[[abstract]]Power leakage constitutes an increasing fraction of the total power consumption in modern semiconductor technologies. Recent research efforts also indicate architecture, compiler, and software participations can help reduce the switching activities (also known as dynamic power) on microprocessors. This raises interests on the issues to employ architecture and compiler efforts to reduce leakage power (also known as static power) on microprocessors. In this paper, we investigate the compiler analysis techniques related to reducing leakage power. The architecture model in our design is a system with an instruction set to support the control of power gating in the component levels. Our compiler gives an analysis framework to utilize...
Optimization outside of traditional frameworks is emerging as a new research focus in the compiler c...
Energy and power have become primary issues in modern processor design. Processor designers face inc...
We present a novel approach which combines compiler, instruction set, and microarchitecture support ...
[[abstract]]Power leakage constitutes an increasing fraction of the total power consumption in moder...
Power leakage constitutes an increasing fraction of the total power consumption in modern semiconduc...
Power leakage constitutes an increasing fraction of the to-tal power consumption in modern semicondu...
[[abstract]]Power leakage constitutes an ancreasing fraction of the total power consumption in moder...
[[abstract]]©2007 ACM-Power leakage constitutes an increasing fraction of the total power consumptio...
Power gating is a technique commonly used for runtime leakage reduction in digital CMOS circuits. In...
Power-gating is a technique investigated widely for reducing leakage energy in the functional units ...
Abstract—Reducing leakage power of embed-ded systems is essential as it constitutes an in-creasing f...
Superscalar processors contain large, complex structures to hold data and instructions as they wait ...
Miniaturization of devices and the ensuing decrease in the threshold voltage has led to a substantia...
Abstract — In contemporary and future embedded as well as high-performance microprocessors, power co...
The issue logic of a superscalar processor dissipates a large amount of static and dynamic power. Fu...
Optimization outside of traditional frameworks is emerging as a new research focus in the compiler c...
Energy and power have become primary issues in modern processor design. Processor designers face inc...
We present a novel approach which combines compiler, instruction set, and microarchitecture support ...
[[abstract]]Power leakage constitutes an increasing fraction of the total power consumption in moder...
Power leakage constitutes an increasing fraction of the total power consumption in modern semiconduc...
Power leakage constitutes an increasing fraction of the to-tal power consumption in modern semicondu...
[[abstract]]Power leakage constitutes an ancreasing fraction of the total power consumption in moder...
[[abstract]]©2007 ACM-Power leakage constitutes an increasing fraction of the total power consumptio...
Power gating is a technique commonly used for runtime leakage reduction in digital CMOS circuits. In...
Power-gating is a technique investigated widely for reducing leakage energy in the functional units ...
Abstract—Reducing leakage power of embed-ded systems is essential as it constitutes an in-creasing f...
Superscalar processors contain large, complex structures to hold data and instructions as they wait ...
Miniaturization of devices and the ensuing decrease in the threshold voltage has led to a substantia...
Abstract — In contemporary and future embedded as well as high-performance microprocessors, power co...
The issue logic of a superscalar processor dissipates a large amount of static and dynamic power. Fu...
Optimization outside of traditional frameworks is emerging as a new research focus in the compiler c...
Energy and power have become primary issues in modern processor design. Processor designers face inc...
We present a novel approach which combines compiler, instruction set, and microarchitecture support ...