[[abstract]]In this paper, we present a complete chip design method which incorporates a soft-macro resynthesis method in interaction with chip floorplanning for area and timing improvements. We develop a timing-driven design flow to exploit the interaction between HDL synthesis and physical design tasks. During each design iteration, we resynthesize soft macros with either a relaxed or a tightened timing constraint which is guided by the post-layout timing information. The goal is to produce area-efficient designs while satisfying the timing constraints. Experiments on a number of industrial designs have demonstrated that by effectively relaxing the timing constraint of the non-critical modules and tightening the timing constraint of the c...
In recent years the drive to produce more complex integrated circuits while spending less design tim...
As VLSI circuits become larger and more complex, the need to improve design automation tools becomes...
High-level synthesis (HLS) tools simplify the FPGA design processes by allowing users to express the...
[[abstract]]In this paper, we present a complete chip design method which incorporates a soft-macro ...
[[abstract]]In this paper, we present a complete chip design method which incorporates a soft-macro ...
[[abstract]]In this paper, we present a complete chip design method which incorporates a soft-macro ...
[[abstract]]In this paper, we present a complete chip design method which incorporates a soft-macro ...
[[abstract]]In this paper, we present a performance-driven soft-macro clustering and placement metho...
Abstract. PTL represents a viable alternative to standard CMOS for the implementation of specific un...
This paper presents a new approach to timing optimization for FPGA designs, namely incremental physi...
[[abstract]]We propose an integrated HDL-synthesis and placement method for row-based layouts. Our a...
This paper deals with an improvement of design timing characteristics by modification at the high ab...
[[abstract]]As feature sizes shrink to deep sub-micron, the performance of VLSI chips becomes domina...
International audienceThis paper presents a new transistor level design flow where it is possible to...
Korf S, Cozzi D, Koester M, et al. Automatic HDL-Based Generation of Homogeneous Hard Macros for FPG...
In recent years the drive to produce more complex integrated circuits while spending less design tim...
As VLSI circuits become larger and more complex, the need to improve design automation tools becomes...
High-level synthesis (HLS) tools simplify the FPGA design processes by allowing users to express the...
[[abstract]]In this paper, we present a complete chip design method which incorporates a soft-macro ...
[[abstract]]In this paper, we present a complete chip design method which incorporates a soft-macro ...
[[abstract]]In this paper, we present a complete chip design method which incorporates a soft-macro ...
[[abstract]]In this paper, we present a complete chip design method which incorporates a soft-macro ...
[[abstract]]In this paper, we present a performance-driven soft-macro clustering and placement metho...
Abstract. PTL represents a viable alternative to standard CMOS for the implementation of specific un...
This paper presents a new approach to timing optimization for FPGA designs, namely incremental physi...
[[abstract]]We propose an integrated HDL-synthesis and placement method for row-based layouts. Our a...
This paper deals with an improvement of design timing characteristics by modification at the high ab...
[[abstract]]As feature sizes shrink to deep sub-micron, the performance of VLSI chips becomes domina...
International audienceThis paper presents a new transistor level design flow where it is possible to...
Korf S, Cozzi D, Koester M, et al. Automatic HDL-Based Generation of Homogeneous Hard Macros for FPG...
In recent years the drive to produce more complex integrated circuits while spending less design tim...
As VLSI circuits become larger and more complex, the need to improve design automation tools becomes...
High-level synthesis (HLS) tools simplify the FPGA design processes by allowing users to express the...