[[abstract]]This paper addresses the interconnection synthesis problem in microarchitecture-level designs. With emphasis on the speed of data movement operations, we propose algorithms that take into consideration the effect of each data-transfer-to-bus binding on the data transfer delay time. Two types of problems are considered: resource-constrained binding and performance-constrained binding. The integer linear programming (ILP) formulations are derived to optimally solve these problems. In order to speed up the computation, a bipartite weighted matching method for the resource-constrained binding and a greedy merging method for the performance-constrained binding are also proposed. Experimental results indicate that the proposed algorit...
Abstract-The most creative step in synthesizing data paths executing software descriptions is the ha...
Optimization of interconnects among processors and memories becomes important as multiple processors...
This book covers layout design and layout migration methodologies for optimizing multi-net wire stru...
[[abstract]]This paper addresses the interconnection synthesis problem in microarchitecture-level de...
[[abstract]]This paper addresses the interconnection synthesis problem in microarchitecture-level de...
This paper recasts the multiple data path assignment problem solved by Torng and Wilhelm by the dyna...
The lithography used for 32 nanometers and smaller VLSI process technologies restricts the admissibl...
The advent of new technologies brings revolutions in the fields of VLSI design and high performance ...
In a complete physical synthesis flow, optimization transforms, that can improve the timing on criti...
In this paper we present an optimal and a heuristic approach to solve the binding problem which occu...
Interconnect design has emerged as one of the major challenges facing chip designers as VLSI manufac...
This thesis proposes a graph-based maze routing and buffer insertion algorithm for nanometer Very La...
As VLSI technology enters the nanoscale regime, interconnect delay has become the bottleneck of the ...
High level synthesis means going from an functional specification of a digits-system at the algorith...
The lithography used for 32 nanometers and smaller VLSI process technologies restricts the admissibl...
Abstract-The most creative step in synthesizing data paths executing software descriptions is the ha...
Optimization of interconnects among processors and memories becomes important as multiple processors...
This book covers layout design and layout migration methodologies for optimizing multi-net wire stru...
[[abstract]]This paper addresses the interconnection synthesis problem in microarchitecture-level de...
[[abstract]]This paper addresses the interconnection synthesis problem in microarchitecture-level de...
This paper recasts the multiple data path assignment problem solved by Torng and Wilhelm by the dyna...
The lithography used for 32 nanometers and smaller VLSI process technologies restricts the admissibl...
The advent of new technologies brings revolutions in the fields of VLSI design and high performance ...
In a complete physical synthesis flow, optimization transforms, that can improve the timing on criti...
In this paper we present an optimal and a heuristic approach to solve the binding problem which occu...
Interconnect design has emerged as one of the major challenges facing chip designers as VLSI manufac...
This thesis proposes a graph-based maze routing and buffer insertion algorithm for nanometer Very La...
As VLSI technology enters the nanoscale regime, interconnect delay has become the bottleneck of the ...
High level synthesis means going from an functional specification of a digits-system at the algorith...
The lithography used for 32 nanometers and smaller VLSI process technologies restricts the admissibl...
Abstract-The most creative step in synthesizing data paths executing software descriptions is the ha...
Optimization of interconnects among processors and memories becomes important as multiple processors...
This book covers layout design and layout migration methodologies for optimizing multi-net wire stru...