[[abstract]]A switch queue structure for one-network parallel processor systems minimizes chip count and reduces the possibility of deadlock which might otherwise occur with this type of switch structure. The switch queue structure comprises a plurality of input ports and a plurality of output ports equal in number to a number of processor/memory elements (PMEs) in a parallel processor system. A plurality of identical stages interconnect the plurality of input ports and the plurality of output ports. Each stage includes a plurality of first groups of first-in, first-out (FIFO) registers storing request messages, a plurality of second groups of first-in, first-out registers storing response messages, and a plurality of multiplexers. Each of ...
An N x N delta network, constructed from B x B crossbar switches, consists of (log(,2)N)/(log(,2)B) ...
This work considers switching fabrics with distributed packet routing to achieve high scalability an...
buffered switch is solved by finding a matching between inputs and outputs per time slot To do this,...
A packet switch with parallel switching planes is a parallel packet switch (PPS). A PPS can scale-up...
[[abstract]]© 1989 Institute of Electrical and Electronics Engineers-A novel VLSI message switch des...
A novel VLSI message switch design for application in highly parallel architectures is presented. Th...
Abstract | In this paper the new packet switch architecture with multiple output queuing (MOQ) is pr...
Switches in interconnection networks for highly parallel shared memory computer systems may be imple...
In this paper the new packet switch architecture with multiple output queuing (MOQ) is proposed. In ...
Predictive multiplexed switching is a new approach for building interconnection switches for high pe...
[[abstract]]A novel multicast switch architecture with high throughput performance and low hardware ...
ABSTRACT: Switch chips are building blocks for computer and communication systems. Switches need int...
Network processors are custom high performance embedded processors deployed for a variety of tasks t...
Memory-space-memory (MSM) arrangement is a popular architecture to implement three-stage Clos-networ...
Switcherland is a scalable interconnection structure based on crossbar switches. It can be used as a...
An N x N delta network, constructed from B x B crossbar switches, consists of (log(,2)N)/(log(,2)B) ...
This work considers switching fabrics with distributed packet routing to achieve high scalability an...
buffered switch is solved by finding a matching between inputs and outputs per time slot To do this,...
A packet switch with parallel switching planes is a parallel packet switch (PPS). A PPS can scale-up...
[[abstract]]© 1989 Institute of Electrical and Electronics Engineers-A novel VLSI message switch des...
A novel VLSI message switch design for application in highly parallel architectures is presented. Th...
Abstract | In this paper the new packet switch architecture with multiple output queuing (MOQ) is pr...
Switches in interconnection networks for highly parallel shared memory computer systems may be imple...
In this paper the new packet switch architecture with multiple output queuing (MOQ) is proposed. In ...
Predictive multiplexed switching is a new approach for building interconnection switches for high pe...
[[abstract]]A novel multicast switch architecture with high throughput performance and low hardware ...
ABSTRACT: Switch chips are building blocks for computer and communication systems. Switches need int...
Network processors are custom high performance embedded processors deployed for a variety of tasks t...
Memory-space-memory (MSM) arrangement is a popular architecture to implement three-stage Clos-networ...
Switcherland is a scalable interconnection structure based on crossbar switches. It can be used as a...
An N x N delta network, constructed from B x B crossbar switches, consists of (log(,2)N)/(log(,2)B) ...
This work considers switching fabrics with distributed packet routing to achieve high scalability an...
buffered switch is solved by finding a matching between inputs and outputs per time slot To do this,...